From 297b60346df8beafee954a0fd7c2d64f33f3b9bc Mon Sep 17 00:00:00 2001
From: hc <hc@nodka.com>
Date: Sat, 11 May 2024 01:44:05 +0000
Subject: [PATCH] rtl8211F_led_control
---
kernel/drivers/net/wireless/rockchip_wlan/cywdhd/bcmdhd/include/bcmpcie.h | 296 +++++++++++++++++++++++++++++++++++++++++++++++++++--------
1 files changed, 256 insertions(+), 40 deletions(-)
diff --git a/kernel/drivers/net/wireless/rockchip_wlan/cywdhd/bcmdhd/include/bcmpcie.h b/kernel/drivers/net/wireless/rockchip_wlan/cywdhd/bcmdhd/include/bcmpcie.h
index 67e5b99..5d16fed 100644
--- a/kernel/drivers/net/wireless/rockchip_wlan/cywdhd/bcmdhd/include/bcmpcie.h
+++ b/kernel/drivers/net/wireless/rockchip_wlan/cywdhd/bcmdhd/include/bcmpcie.h
@@ -1,17 +1,18 @@
-/* SPDX-License-Identifier: GPL-2.0 */
/*
* Broadcom PCIE
* Software-specific definitions shared between device and host side
* Explains the shared area between host and dongle
*
- * Copyright (C) 1999-2019, Broadcom Corporation
- *
+ * Portions of this code are copyright (c) 2022 Cypress Semiconductor Corporation
+ *
+ * Copyright (C) 1999-2017, Broadcom Corporation
+ *
* Unless you and Broadcom execute a separate written software license
* agreement governing use of this software, this software is licensed to you
* under the terms of the GNU General Public License version 2 (the "GPL"),
* available at http://www.broadcom.com/licenses/GPLv2.php, with the
* following added to such license:
- *
+ *
* As a special exception, the copyright holders of this software give you
* permission to link this software with independent modules, and to copy and
* distribute the resulting executable under terms of your choice, provided that
@@ -19,7 +20,7 @@
* the license of that module. An independent module is a module which is not
* derived from this software. The special exception does not apply to any
* modifications of the software.
- *
+ *
* Notwithstanding the above, under no circumstances may you combine this
* software in any way with any other Broadcom software provided under a license
* other than the GPL, without Broadcom's express prior written consent.
@@ -27,14 +28,13 @@
*
* <<Broadcom-WL-IPTag/Open:>>
*
- * $Id: bcmpcie.h 542048 2015-03-18 15:37:26Z $
+ * $Id$
*/
-
#ifndef _bcmpcie_h_
#define _bcmpcie_h_
-#include <bcmutils.h>
+#include <typedefs.h>
#define ADDR_64(x) (x.addr)
#define HIGH_ADDR_32(x) ((uint32) (((sh_addr_t) x).high_addr))
@@ -45,17 +45,18 @@
uint32 high_addr;
} sh_addr_t;
-
/* May be overridden by 43xxxxx-roml.mk */
#if !defined(BCMPCIE_MAX_TX_FLOWS)
#define BCMPCIE_MAX_TX_FLOWS 40
#endif /* ! BCMPCIE_MAX_TX_FLOWS */
+#define PCIE_SHARED_VERSION_7 0x00007
+#define PCIE_SHARED_VERSION_6 0x00006 /* rev6 is compatible with rev 5 */
+#define PCIE_SHARED_VERSION_5 0x00005 /* rev6 is compatible with rev 5 */
/**
* Feature flags enabled in dongle. Advertised by dongle to DHD via the PCIe Shared structure that
* is located in device memory.
*/
-#define PCIE_SHARED_VERSION 0x00005
#define PCIE_SHARED_VERSION_MASK 0x000FF
#define PCIE_SHARED_ASSERT_BUILT 0x00100
#define PCIE_SHARED_ASSERT 0x00200
@@ -63,7 +64,7 @@
#define PCIE_SHARED_IN_BRPT 0x00800
#define PCIE_SHARED_SET_BRPT 0x01000
#define PCIE_SHARED_PENDING_BRPT 0x02000
-#define PCIE_SHARED_TXPUSH_SPRT 0x04000
+/* BCMPCIE_SUPPORT_TX_PUSH_RING 0x04000 obsolete */
#define PCIE_SHARED_EVT_SEQNUM 0x08000
#define PCIE_SHARED_DMA_INDEX 0x10000
@@ -82,9 +83,95 @@
#define PCIE_SHARED_IDLE_FLOW_RING 0x80000
#define PCIE_SHARED_2BYTE_INDICES 0x100000
+#define PCIE_SHARED2_EXTENDED_TRAP_DATA 0x00000001 /* using flags2 in shared area */
+#define PCIE_SHARED2_TXSTATUS_METADATA 0x00000002
+#define PCIE_SHARED2_BT_LOGGING 0x00000004 /* BT logging support */
+#define PCIE_SHARED2_SNAPSHOT_UPLOAD 0x00000008 /* BT/WLAN snapshot upload support */
+#define PCIE_SHARED2_SUBMIT_COUNT_WAR 0x00000010 /* submission count WAR */
+#define PCIE_SHARED2_FW_SMALL_MEMDUMP 0x00000200 /* FW small memdump */
+#define PCIE_SHARED2_DEBUG_BUF_DEST 0x00002000 /* debug buf dest support */
+#define PCIE_SHARED_FAST_DELETE_RING 0x00000020 /* Fast Delete Ring */
+#define PCIE_SHARED_EVENT_BUF_POOL_MAX 0x000000c0 /* event buffer pool max bits */
+#define PCIE_SHARED_EVENT_BUF_POOL_MAX_POS 6 /* event buffer pool max bit position */
+
+/* dongle supports fatal buf log collection */
+#define PCIE_SHARED_FATAL_LOGBUG_VALID 0x200000
+
+/* Implicit DMA with corerev 19 and after */
+#define PCIE_SHARED_IDMA 0x400000
+
+/* MSI support */
+#define PCIE_SHARED_D2H_MSI_MULTI_MSG 0x800000
+
+/* IFRM with corerev 19 and after */
+#define PCIE_SHARED_IFRM 0x1000000
+
+/**
+ * From Rev6 and above, suspend/resume can be done using two handshake methods.
+ * 1. Using ctrl post/ctrl cmpl messages (Default rev6)
+ * 2. Using Mailbox data (old method as used in rev5)
+ * This shared flag indicates whether to overide rev6 default method and use mailbox for
+ * suspend/resume.
+ */
+#define PCIE_SHARED_USE_MAILBOX 0x2000000
+
+/* Firmware compiled for mfgbuild purposes */
+#define PCIE_SHARED_MFGBUILD_FW 0x4000000
+
+/* Firmware could use DB0 value as host timestamp */
+#define PCIE_SHARED_TIMESTAMP_DB0 0x8000000
+/* Firmware could use Hostready (IPC rev7) */
+#define PCIE_SHARED_HOSTRDY_SUPPORT 0x10000000
+
+/* When set, Firmwar does not support OOB Device Wake based DS protocol */
+#define PCIE_SHARED_NO_OOB_DW 0x20000000
+
+/* When set, Firmwar supports Inband DS protocol */
+#define PCIE_SHARED_INBAND_DS 0x40000000
+
+/* use DAR registers */
+#define PCIE_SHARED_DAR 0x80000000
+
+/**
+ * Following are the shared2 flags. All bits in flags have been used. A flags2
+ * field got added and the definition for these flags come here:
+ */
+/* WAR: D11 txstatus through unused status field of PCIe completion header */
+#define PCIE_SHARED2_D2H_D11_TX_STATUS 0x40000000
+#define PCIE_SHARED2_H2D_D11_TX_STATUS 0x80000000
+
+#define PCIE_SHARED2_EXTENDED_TRAP_DATA 0x00000001
+
+#define PCIE_SHARED2_TXSTATUS_METADATA 0x00000002
+
+/* BT logging support */
+#define PCIE_SHARED2_BT_LOGGING 0x00000004
+/* BT/WLAN snapshot upload support */
+#define PCIE_SHARED2_SNAPSHOT_UPLOAD 0x00000008
+/* submission count WAR */
+#define PCIE_SHARED2_SUBMIT_COUNT_WAR 0x00000010
+
+/* Fast Delete ring support */
+#define PCIE_SHARED2_FAST_DELETE_RING 0x00000020
+
+/* Host SCB support */
+#define PCIE_SHARED2_HSCB 0x00000800
#define PCIE_SHARED_D2H_MAGIC 0xFEDCBA09
#define PCIE_SHARED_H2D_MAGIC 0x12345678
+
+#define PCIE_SHARED2_PKT_TX_STATUS 0x00000100 /* using flags2 to indicate
+ firmware support added to reuse
+ timesync to update PKT txstatus
+ */
+/* Support Enhanced Debug Lane */
+#define PCIE_SHARED2_EDL_RING 0x00001000
+
+/* Timestamp in packet */
+#define PCIE_SHARED2_PKT_TIMESTAMP 0x00008000
+
+/* HP2P feature */
+#define PCIE_SHARED2_HP2P 0x00010000u
/**
* Message rings convey messages between host and device. They are unidirectional, and are located
@@ -105,6 +192,24 @@
#define BCMPCIE_H2D_MSGRINGS(max_tx_flows) \
(BCMPCIE_H2D_COMMON_MSGRINGS + (max_tx_flows))
+
+/* different ring types */
+#define BCMPCIE_H2D_RING_TYPE_CTRL_SUBMIT 0x1
+#define BCMPCIE_H2D_RING_TYPE_TXFLOW_RING 0x2
+#define BCMPCIE_H2D_RING_TYPE_RXBUFPOST 0x3
+#define BCMPCIE_H2D_RING_TYPE_TXSUBMIT 0x4
+#define BCMPCIE_H2D_RING_TYPE_DBGBUF_SUBMIT 0x5
+#define BCMPCIE_H2D_RING_TYPE_BTLOG_SUBMIT 0x6
+
+#define BCMPCIE_D2H_RING_TYPE_CTRL_CPL 0x1
+#define BCMPCIE_D2H_RING_TYPE_TX_CPL 0x2
+#define BCMPCIE_D2H_RING_TYPE_RX_CPL 0x3
+#define BCMPCIE_D2H_RING_TYPE_DBGBUF_CPL 0x4
+#define BCMPCIE_D2H_RING_TYPE_AC_RX_COMPLETE 0x5
+#define BCMPCIE_D2H_RING_TYPE_BTLOG_CPL 0x6
+#define BCMPCIE_D2H_RING_TYPE_EDL 0x7
+#define BCMPCIE_D2H_RING_TYPE_HPP_TX_CPL 0x8
+#define BCMPCIE_D2H_RING_TYPE_HPP_RX_CPL 0x9
/**
* H2D and D2H, WR and RD index, are maintained in the following arrays:
@@ -187,9 +292,8 @@
sh_addr_t base_addr; /* 64 bits address, either in host or device memory */
} ring_mem_t;
-
/**
- * Per flow ring, information is maintained in device memory, e.g. at what address the ringmem and
+ * Per flow ring, information is maintained in device memory, eg at what address the ringmem and
* ringstate are located. The flow ring itself can be instantiated in either host or device memory.
*
* Perhaps this type should be renamed to make clear that it resides in device memory only.
@@ -217,8 +321,12 @@
sh_addr_t d2h_w_idx_hostaddr; /* Array of all D2H ring's WR indices */
sh_addr_t d2h_r_idx_hostaddr; /* Array of all D2H ring's RD indices */
- uint16 max_sub_queues; /* maximum number of H2D rings: common + flow */
- uint16 rsvd;
+ uint16 max_tx_flowrings; /* maximum number of H2D rings: common + flow */
+ uint16 max_submission_queues; /* maximum number of H2D rings: common + flow */
+ uint16 max_completion_rings; /* maximum number of H2D rings: common + flow */
+ uint16 max_vdevs; /* max number of virtual interfaces supported */
+
+ sh_addr_t ifrm_w_idx_hostaddr; /* Array of all H2D ring's WR indices for IFRM */
} ring_info_t;
/**
@@ -257,15 +365,74 @@
uint32 host_dma_scratch_buffer_len;
sh_addr_t host_dma_scratch_buffer;
- /** block of host memory for the dongle to push the status into */
- uint32 device_rings_stsblk_len;
- sh_addr_t device_rings_stsblk;
+ /* location in host memory for scb host offload structures */
+ sh_addr_t host_scb_addr;
+ uint32 host_scb_size;
- uint32 buzzz; /* BUZZZ state format strings and trace buffer */
+ /* anonymous union for overloading fields in structure */
+ union {
+ uint32 buzz_dbg_ptr; /* BUZZZ state format strings and trace buffer */
+ struct {
+ /* Host provided trap buffer length in words */
+ uint16 device_trap_debug_buffer_len;
+ uint16 rsvd2;
+ };
+ };
+ /* rev6 compatible changes */
+ uint32 flags2;
+ uint32 host_cap;
+
+ /* location in the host address space to write trap indication.
+ * At this point for the current rev of the spec, firmware will
+ * support only indications to 32 bit host addresses.
+ * This essentially is device_trap_debug_buffer_addr
+ */
+ sh_addr_t host_trap_addr;
+
+ /* location for host fatal error log buffer start address */
+ uint32 device_fatal_logbuf_start;
+
+ /* location in host memory for offloaded modules */
+ sh_addr_t hoffload_addr;
+ uint32 debug_info_addr; /* Address of debug_info area */
} pciedev_shared_t;
-extern pciedev_shared_t pciedev_shared;
+/* Device F/W provides the following access function:
+ * pciedev_shared_t *hnd_get_pciedev_shared(void);
+ */
+
+/* host capabilities */
+#define HOSTCAP_PCIEAPI_VERSION_MASK 0x000000FF
+#define HOSTCAP_H2D_VALID_PHASE 0x00000100
+#define HOSTCAP_H2D_ENABLE_TRAP_ON_BADPHASE 0x00000200
+#define HOSTCAP_H2D_ENABLE_HOSTRDY 0x00000400
+#define HOSTCAP_DB0_TIMESTAMP 0x00000800
+#define HOSTCAP_DS_NO_OOB_DW 0x00001000
+#define HOSTCAP_DS_INBAND_DW 0x00002000
+#define HOSTCAP_H2D_IDMA 0x00004000
+#define HOSTCAP_H2D_IFRM 0x00008000
+#define HOSTCAP_H2D_DAR 0x00010000
+#define HOSTCAP_EXTENDED_TRAP_DATA 0x00020000
+#define HOSTCAP_TXSTATUS_METADATA 0x00040000
+#define HOSTCAP_BT_LOGGING 0x00080000
+#define HOSTCAP_SNAPSHOT_UPLOAD 0x00100000
+#define HOSTCAP_FAST_DELETE_RING 0x00200000
+#define HOSTCAP_PKT_TXSTATUS 0x00400000
+#define HOSTCAP_UR_FW_NO_TRAP 0x00800000 /* Don't trap on UR */
+#define HOSTCAP_HSCB 0x02000000
+/* Host support for extended device trap debug buffer */
+#define HOSTCAP_EXT_TRAP_DBGBUF 0x04000000
+/* Host support for enhanced debug lane */
+#define HOSTCAP_EDL_RING 0x10000000
+#define HOSTCAP_PKT_TIMESTAMP 0x20000000
+#define HOSTCAP_PKT_HP2P 0x40000000
+
+/* extended trap debug buffer allocation sizes. Note that this buffer can be used for
+ * other trap related purposes also.
+ */
+#define BCMPCIE_HOST_EXT_TRAP_DBGBUF_LEN_MIN (64u * 1024u)
+#define BCMPCIE_HOST_EXT_TRAP_DBGBUF_LEN_MAX (256u * 1024u)
/**
* Mailboxes notify a remote party that an event took place, using interrupts. They use hardware
@@ -273,47 +440,96 @@
*/
/* H2D mail box Data */
-#define H2D_HOST_D3_INFORM 0x00000001
+#define H2D_HOST_D3_INFORM 0x00000001
#define H2D_HOST_DS_ACK 0x00000002
#define H2D_HOST_DS_NAK 0x00000004
+#define H2D_HOST_D0_INFORM_IN_USE 0x00000008
+#define H2D_HOST_D0_INFORM 0x00000010
+#define H2DMB_DS_ACTIVE 0x00000020
+#define H2DMB_DS_DEVICE_WAKE 0x00000040
+#define H2D_HOST_IDMA_INITED 0x00000080
+#define H2D_HOST_ACK_NOINT 0x00010000 /* d2h_ack interrupt ignore */
#define H2D_HOST_CONS_INT 0x80000000 /**< h2d int for console cmds */
#define H2D_FW_TRAP 0x20000000 /**< h2d force TRAP */
-#define H2D_HOST_D0_INFORM_IN_USE 0x00000008
-#define H2D_HOST_D0_INFORM 0x00000010
+#define H2DMB_DS_HOST_SLEEP_INFORM H2D_HOST_D3_INFORM
+#define H2DMB_DS_DEVICE_SLEEP_ACK H2D_HOST_DS_ACK
+#define H2DMB_DS_DEVICE_SLEEP_NAK H2D_HOST_DS_NAK
+#define H2DMB_D0_INFORM_IN_USE H2D_HOST_D0_INFORM_IN_USE
+#define H2DMB_D0_INFORM H2D_HOST_D0_INFORM
+#define H2DMB_FW_TRAP H2D_FW_TRAP
+#define H2DMB_HOST_CONS_INT H2D_HOST_CONS_INT
+#define H2DMB_DS_DEVICE_WAKE_ASSERT H2DMB_DS_DEVICE_WAKE
+#define H2DMB_DS_DEVICE_WAKE_DEASSERT H2DMB_DS_ACTIVE
/* D2H mail box Data */
-#define D2H_DEV_D3_ACK 0x00000001
-#define D2H_DEV_DS_ENTER_REQ 0x00000002
-#define D2H_DEV_DS_EXIT_NOTE 0x00000004
-#define D2H_DEV_FWHALT 0x10000000
+#define D2H_DEV_D3_ACK 0x00000001
+#define D2H_DEV_DS_ENTER_REQ 0x00000002
+#define D2H_DEV_DS_EXIT_NOTE 0x00000004
+#define D2HMB_DS_HOST_SLEEP_EXIT_ACK 0x00000008
+#define D2H_DEV_IDMA_INITED 0x00000010
+#define D2H_DEV_FWHALT 0x10000000
+#define D2H_DEV_TRAP_PING_HOST_FAILURE 0x08000000
+#define D2H_DEV_EXT_TRAP_DATA 0x20000000
+#define D2H_DEV_TRAP_IN_TRAP 0x40000000
+#define D2H_DEV_TRAP_DUE_TO_BT 0x01000000
+/* Indicates trap due to HMAP violation */
+#define D2H_DEV_TRAP_DUE_TO_HMAP 0x02000000
+/* Indicates whether HMAP violation was Write */
+#define D2H_DEV_TRAP_HMAP_WRITE 0x04000000
+
+#define D2HMB_DS_HOST_SLEEP_ACK D2H_DEV_D3_ACK
+#define D2HMB_DS_DEVICE_SLEEP_ENTER_REQ D2H_DEV_DS_ENTER_REQ
+#define D2HMB_DS_DEVICE_SLEEP_EXIT D2H_DEV_DS_EXIT_NOTE
+#define D2HMB_FWHALT D2H_DEV_FWHALT
+#define D2HMB_TRAP_IN_TRAP D2H_DEV_TRAP_IN_TRAP
+#define D2HMB_EXT_TRAP_DATA D2H_DEV_EXT_TRAP_DATA
+#define D2H_FWTRAP_MASK 0x0000001F /* Adding maskbits for TRAP information */
#define D2H_DEV_MB_MASK (D2H_DEV_D3_ACK | D2H_DEV_DS_ENTER_REQ | \
- D2H_DEV_DS_EXIT_NOTE | D2H_DEV_FWHALT)
+ D2H_DEV_DS_EXIT_NOTE | D2H_DEV_IDMA_INITED | D2H_DEV_FWHALT | \
+ D2H_FWTRAP_MASK | D2H_DEV_EXT_TRAP_DATA | D2H_DEV_TRAP_IN_TRAP)
#define D2H_DEV_MB_INVALIDATED(x) ((!x) || (x & ~D2H_DEV_MB_MASK))
+/* Size of Extended Trap data Buffer */
+#define BCMPCIE_EXT_TRAP_DATA_MAXLEN 4096
+
/** These macro's operate on type 'inuse_lclbuf_pool_t' and are used by firmware only */
+#define PREVTXP(i, d) (((i) == 0) ? ((d) - 1) : ((i) - 1))
#define NEXTTXP(i, d) ((((i)+1) >= (d)) ? 0 : ((i)+1))
+#define NEXTNTXP(i, n, d) ((((i)+(n)) >= (d)) ? 0 : ((i)+(n)))
#define NTXPACTIVE(r, w, d) (((r) <= (w)) ? ((w)-(r)) : ((d)-(r)+(w)))
#define NTXPAVAIL(r, w, d) (((d) - NTXPACTIVE((r), (w), (d))) > 1)
/* Function can be used to notify host of FW halt */
-#define READ_AVAIL_SPACE(w, r, d) \
- ((w >= r) ? (w - r) : (d - r))
+#define READ_AVAIL_SPACE(w, r, d) ((w >= r) ? (uint32)(w - r) : (uint32)(d - r))
+#define WRITE_SPACE_AVAIL_CONTINUOUS(r, w, d) ((w >= r) ? (d - w) : (r - w))
+#define WRITE_SPACE_AVAIL(r, w, d) (d - (NTXPACTIVE(r, w, d)) - 1)
+#define CHECK_WRITE_SPACE(r, w, d) ((r) > (w)) ? \
+ (uint32)((r) - (w) - 1) : ((r) == 0 || (w) == 0) ? \
+ (uint32)((d) - (w) - 1) : (uint32)((d) - (w))
-#define WRITE_SPACE_AVAIL_CONTINUOUS(r, w, d) ((w >= r) ? (d - w) : (r - w))
-#define WRITE_SPACE_AVAIL(r, w, d) (d - (NTXPACTIVE(r, w, d)) - 1)
-#define CHECK_WRITE_SPACE(r, w, d) \
- MIN(WRITE_SPACE_AVAIL(r, w, d), WRITE_SPACE_AVAIL_CONTINUOUS(r, w, d))
-
+#define CHECK_NOWRITE_SPACE(r, w, d) \
+ (((uint32)(r) == (uint32)((w) + 1)) || (((r) == 0) && ((w) == ((d) - 1))))
#define WRT_PEND(x) ((x)->wr_pending)
-#define DNGL_RING_WPTR(msgbuf) (*((msgbuf)->tcm_rs_w_ptr))
+#define DNGL_RING_WPTR(msgbuf) (*((msgbuf)->tcm_rs_w_ptr)) /**< advanced by producer */
#define BCMMSGBUF_RING_SET_W_PTR(msgbuf, a) (DNGL_RING_WPTR(msgbuf) = (a))
-#define DNGL_RING_RPTR(msgbuf) (*((msgbuf)->tcm_rs_r_ptr))
+#define DNGL_RING_RPTR(msgbuf) (*((msgbuf)->tcm_rs_r_ptr)) /**< advanced by consumer */
#define BCMMSGBUF_RING_SET_R_PTR(msgbuf, a) (DNGL_RING_RPTR(msgbuf) = (a))
-#define RING_START_PTR(x) ((x)->ringmem->base_addr.low_addr)
-#define RING_MAX_ITEM(x) ((x)->ringmem->max_item)
-#define RING_LEN_ITEMS(x) ((x)->ringmem->len_items)
+#define MODULO_RING_IDX(x, y) ((x) % (y)->bitmap_size)
+
+#define RING_READ_PTR(x) ((x)->ringstate->r_offset)
+#define RING_WRITE_PTR(x) ((x)->ringstate->w_offset)
+#define RING_START_PTR(x) ((x)->ringmem->base_addr.low_addr)
+#define RING_MAX_ITEM(x) ((x)->ringmem->max_item)
+#define RING_LEN_ITEMS(x) ((x)->ringmem->len_items)
+#define HOST_RING_BASE(x) ((x)->dma_buf.va)
+#define HOST_RING_END(x) ((uint8 *)HOST_RING_BASE((x)) + \
+ ((RING_MAX_ITEM((x))-1)*RING_LEN_ITEMS((x))))
+
+/* Trap types copied in the pciedev_shared.trap_addr */
+#define FW_INITIATED_TRAP_TYPE (0x1 << 7)
+#define HEALTHCHECK_NODS_TRAP_TYPE (0x1 << 6)
#endif /* _bcmpcie_h_ */
--
Gitblit v1.6.2