hc
2024-12-19 9370bb92b2d16684ee45cf24e879c93c509162da
kernel/drivers/net/ethernet/stmicro/stmmac/stmmac_main.c
....@@ -1,20 +1,10 @@
1
+// SPDX-License-Identifier: GPL-2.0-only
12 /*******************************************************************************
23 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
34 ST Ethernet IPs are built around a Synopsys IP Core.
45
56 Copyright(C) 2007-2011 STMicroelectronics Ltd
67
7
- This program is free software; you can redistribute it and/or modify it
8
- under the terms and conditions of the GNU General Public License,
9
- version 2, as published by the Free Software Foundation.
10
-
11
- This program is distributed in the hope it will be useful, but WITHOUT
12
- ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13
- FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14
- more details.
15
-
16
- The full GNU General Public License is included in this distribution in
17
- the file called "COPYING".
188
199 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
2010
....@@ -38,6 +28,7 @@
3828 #include <linux/if_vlan.h>
3929 #include <linux/dma-mapping.h>
4030 #include <linux/slab.h>
31
+#include <linux/pm_runtime.h>
4132 #include <linux/prefetch.h>
4233 #include <linux/pinctrl/consumer.h>
4334 #ifdef CONFIG_DEBUG_FS
....@@ -45,6 +36,7 @@
4536 #include <linux/seq_file.h>
4637 #endif /* CONFIG_DEBUG_FS */
4738 #include <linux/net_tstamp.h>
39
+#include <linux/phylink.h>
4840 #include <linux/udp.h>
4941 #include <net/pkt_cls.h>
5042 #include "stmmac_ptp.h"
....@@ -54,6 +46,13 @@
5446 #include "dwmac1000.h"
5547 #include "dwxgmac2.h"
5648 #include "hwif.h"
49
+
50
+/* As long as the interface is active, we keep the timestamping counter enabled
51
+ * with fine resolution and binary rollover. This avoid non-monotonic behavior
52
+ * (clock jumps) when changing timestamping settings at runtime.
53
+ */
54
+#define STMMAC_HWTS_ACTIVE (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | \
55
+ PTP_TCR_TSCTRLSSR)
5756
5857 #define STMMAC_ALIGN(x) ALIGN(ALIGN(x, SMP_CACHE_BYTES), 16)
5958 #define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
....@@ -72,10 +71,10 @@
7271 module_param(phyaddr, int, 0444);
7372 MODULE_PARM_DESC(phyaddr, "Physical device address");
7473
75
-#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
76
-#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
74
+#define STMMAC_TX_THRESH(x) ((x)->dma_tx_size / 4)
75
+#define STMMAC_RX_THRESH(x) ((x)->dma_rx_size / 4)
7776
78
-static int flow_ctrl = FLOW_OFF;
77
+static int flow_ctrl = FLOW_AUTO;
7978 module_param(flow_ctrl, int, 0644);
8079 MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
8180
....@@ -103,7 +102,7 @@
103102 static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
104103 module_param(eee_timer, int, 0644);
105104 MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
106
-#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
105
+#define STMMAC_LPI_T(x) (jiffies + usecs_to_jiffies(x))
107106
108107 /* By default the driver will use the ring mode to manage tx and rx descriptors,
109108 * but allow user to force to use the chain instead of the ring
....@@ -115,11 +114,34 @@
115114 static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
116115
117116 #ifdef CONFIG_DEBUG_FS
118
-static int stmmac_init_fs(struct net_device *dev);
117
+static const struct net_device_ops stmmac_netdev_ops;
118
+static void stmmac_init_fs(struct net_device *dev);
119119 static void stmmac_exit_fs(struct net_device *dev);
120120 #endif
121121
122122 #define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
123
+
124
+int stmmac_bus_clks_config(struct stmmac_priv *priv, bool enabled)
125
+{
126
+ int ret = 0;
127
+
128
+ if (enabled) {
129
+ ret = clk_prepare_enable(priv->plat->stmmac_clk);
130
+ if (ret)
131
+ return ret;
132
+ ret = clk_prepare_enable(priv->plat->pclk);
133
+ if (ret) {
134
+ clk_disable_unprepare(priv->plat->stmmac_clk);
135
+ return ret;
136
+ }
137
+ } else {
138
+ clk_disable_unprepare(priv->plat->stmmac_clk);
139
+ clk_disable_unprepare(priv->plat->pclk);
140
+ }
141
+
142
+ return ret;
143
+}
144
+EXPORT_SYMBOL_GPL(stmmac_bus_clks_config);
123145
124146 /**
125147 * stmmac_verify_args - verify the driver parameters.
....@@ -156,7 +178,10 @@
156178 for (queue = 0; queue < maxq; queue++) {
157179 struct stmmac_channel *ch = &priv->channel[queue];
158180
159
- napi_disable(&ch->napi);
181
+ if (queue < rx_queues_cnt)
182
+ napi_disable(&ch->rx_napi);
183
+ if (queue < tx_queues_cnt)
184
+ napi_disable(&ch->tx_napi);
160185 }
161186 }
162187
....@@ -174,7 +199,10 @@
174199 for (queue = 0; queue < maxq; queue++) {
175200 struct stmmac_channel *ch = &priv->channel[queue];
176201
177
- napi_enable(&ch->napi);
202
+ if (queue < rx_queues_cnt)
203
+ napi_enable(&ch->rx_napi);
204
+ if (queue < tx_queues_cnt)
205
+ napi_enable(&ch->tx_napi);
178206 }
179207 }
180208
....@@ -228,7 +256,7 @@
228256 priv->clk_csr = STMMAC_CSR_100_150M;
229257 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
230258 priv->clk_csr = STMMAC_CSR_150_250M;
231
- else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
259
+ else if ((clk_rate >= CSR_F_250M) && (clk_rate <= CSR_F_300M))
232260 priv->clk_csr = STMMAC_CSR_250_300M;
233261 }
234262
....@@ -273,7 +301,7 @@
273301 if (tx_q->dirty_tx > tx_q->cur_tx)
274302 avail = tx_q->dirty_tx - tx_q->cur_tx - 1;
275303 else
276
- avail = DMA_TX_SIZE - tx_q->cur_tx + tx_q->dirty_tx - 1;
304
+ avail = priv->dma_tx_size - tx_q->cur_tx + tx_q->dirty_tx - 1;
277305
278306 return avail;
279307 }
....@@ -291,24 +319,9 @@
291319 if (rx_q->dirty_rx <= rx_q->cur_rx)
292320 dirty = rx_q->cur_rx - rx_q->dirty_rx;
293321 else
294
- dirty = DMA_RX_SIZE - rx_q->dirty_rx + rx_q->cur_rx;
322
+ dirty = priv->dma_rx_size - rx_q->dirty_rx + rx_q->cur_rx;
295323
296324 return dirty;
297
-}
298
-
299
-/**
300
- * stmmac_hw_fix_mac_speed - callback for speed selection
301
- * @priv: driver private structure
302
- * Description: on some platforms (e.g. ST), some HW system configuration
303
- * registers have to be set according to the link speed negotiated.
304
- */
305
-static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
306
-{
307
- struct net_device *ndev = priv->dev;
308
- struct phy_device *phydev = ndev->phydev;
309
-
310
- if (likely(priv->plat->fix_mac_speed))
311
- priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
312325 }
313326
314327 /**
....@@ -351,7 +364,7 @@
351364
352365 /**
353366 * stmmac_eee_ctrl_timer - EEE TX SW timer.
354
- * @arg : data hook
367
+ * @t: timer_list struct containing private info
355368 * Description:
356369 * if there is no data transfer and if we are not in LPI state,
357370 * then MAC Transmitter can be moved to LPI state.
....@@ -361,7 +374,7 @@
361374 struct stmmac_priv *priv = from_timer(priv, t, eee_ctrl_timer);
362375
363376 stmmac_enable_eee_mode(priv);
364
- mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
377
+ mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(priv->tx_lpi_timer));
365378 }
366379
367380 /**
....@@ -374,67 +387,43 @@
374387 */
375388 bool stmmac_eee_init(struct stmmac_priv *priv)
376389 {
377
- struct net_device *ndev = priv->dev;
378
- int interface = priv->plat->interface;
379
- bool ret = false;
380
-
381
- if ((interface != PHY_INTERFACE_MODE_MII) &&
382
- (interface != PHY_INTERFACE_MODE_GMII) &&
383
- !phy_interface_mode_is_rgmii(interface))
384
- goto out;
390
+ int eee_tw_timer = priv->eee_tw_timer;
385391
386392 /* Using PCS we cannot dial with the phy registers at this stage
387393 * so we do not support extra feature like EEE.
388394 */
389
- if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
390
- (priv->hw->pcs == STMMAC_PCS_TBI) ||
391
- (priv->hw->pcs == STMMAC_PCS_RTBI))
392
- goto out;
395
+ if (priv->hw->pcs == STMMAC_PCS_TBI ||
396
+ priv->hw->pcs == STMMAC_PCS_RTBI)
397
+ return false;
393398
394
- /* MAC core supports the EEE feature. */
395
- if (priv->dma_cap.eee) {
396
- int tx_lpi_timer = priv->tx_lpi_timer;
399
+ /* Check if MAC core supports the EEE feature. */
400
+ if (!priv->dma_cap.eee)
401
+ return false;
397402
398
- /* Check if the PHY supports EEE */
399
- if (phy_init_eee(ndev->phydev, 1)) {
400
- /* To manage at run-time if the EEE cannot be supported
401
- * anymore (for example because the lp caps have been
402
- * changed).
403
- * In that case the driver disable own timers.
404
- */
405
- mutex_lock(&priv->lock);
406
- if (priv->eee_active) {
407
- netdev_dbg(priv->dev, "disable EEE\n");
408
- del_timer_sync(&priv->eee_ctrl_timer);
409
- stmmac_set_eee_timer(priv, priv->hw, 0,
410
- tx_lpi_timer);
411
- }
412
- priv->eee_active = 0;
413
- mutex_unlock(&priv->lock);
414
- goto out;
403
+ mutex_lock(&priv->lock);
404
+
405
+ /* Check if it needs to be deactivated */
406
+ if (!priv->eee_active) {
407
+ if (priv->eee_enabled) {
408
+ netdev_dbg(priv->dev, "disable EEE\n");
409
+ del_timer_sync(&priv->eee_ctrl_timer);
410
+ stmmac_set_eee_timer(priv, priv->hw, 0, eee_tw_timer);
415411 }
416
- /* Activate the EEE and start timers */
417
- mutex_lock(&priv->lock);
418
- if (!priv->eee_active) {
419
- priv->eee_active = 1;
420
- timer_setup(&priv->eee_ctrl_timer,
421
- stmmac_eee_ctrl_timer, 0);
422
- mod_timer(&priv->eee_ctrl_timer,
423
- STMMAC_LPI_T(eee_timer));
424
-
425
- stmmac_set_eee_timer(priv, priv->hw,
426
- STMMAC_DEFAULT_LIT_LS, tx_lpi_timer);
427
- }
428
- /* Set HW EEE according to the speed */
429
- stmmac_set_eee_pls(priv, priv->hw, ndev->phydev->link);
430
-
431
- ret = true;
432412 mutex_unlock(&priv->lock);
433
-
434
- netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
413
+ return false;
435414 }
436
-out:
437
- return ret;
415
+
416
+ if (priv->eee_active && !priv->eee_enabled) {
417
+ timer_setup(&priv->eee_ctrl_timer, stmmac_eee_ctrl_timer, 0);
418
+ stmmac_set_eee_timer(priv, priv->hw, STMMAC_DEFAULT_LIT_LS,
419
+ eee_tw_timer);
420
+ }
421
+
422
+ mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(priv->tx_lpi_timer));
423
+
424
+ mutex_unlock(&priv->lock);
425
+ netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
426
+ return true;
438427 }
439428
440429 /* stmmac_get_tx_hwtstamp - get HW TX timestamps
....@@ -449,6 +438,7 @@
449438 struct dma_desc *p, struct sk_buff *skb)
450439 {
451440 struct skb_shared_hwtstamps shhwtstamp;
441
+ bool found = false;
452442 u64 ns = 0;
453443
454444 if (!priv->hwts_tx_en)
....@@ -460,9 +450,13 @@
460450
461451 /* check tx tstamp status */
462452 if (stmmac_get_tx_timestamp_status(priv, p)) {
463
- /* get the valid tstamp */
464453 stmmac_get_timestamp(priv, p, priv->adv_ts, &ns);
454
+ found = true;
455
+ } else if (!stmmac_get_mac_tx_timestamp(priv, priv->hw, &ns)) {
456
+ found = true;
457
+ }
465458
459
+ if (found) {
466460 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
467461 shhwtstamp.hwtstamp = ns_to_ktime(ns);
468462
....@@ -470,8 +464,6 @@
470464 /* pass tstamp to stack */
471465 skb_tstamp_tx(skb, &shhwtstamp);
472466 }
473
-
474
- return;
475467 }
476468
477469 /* stmmac_get_rx_hwtstamp - get HW RX timestamps
....@@ -523,8 +515,6 @@
523515 {
524516 struct stmmac_priv *priv = netdev_priv(dev);
525517 struct hwtstamp_config config;
526
- struct timespec64 now;
527
- u64 temp = 0;
528518 u32 ptp_v2 = 0;
529519 u32 tstamp_all = 0;
530520 u32 ptp_over_ipv4_udp = 0;
....@@ -533,11 +523,6 @@
533523 u32 snap_type_sel = 0;
534524 u32 ts_master_en = 0;
535525 u32 ts_event_en = 0;
536
- u32 sec_inc = 0;
537
- u32 value = 0;
538
- bool xmac;
539
-
540
- xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;
541526
542527 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
543528 netdev_alert(priv->dev, "No support for HW time stamping\n");
....@@ -643,7 +628,8 @@
643628 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
644629 ptp_v2 = PTP_TCR_TSVER2ENA;
645630 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
646
- ts_event_en = PTP_TCR_TSEVNTENA;
631
+ if (priv->synopsys_id < DWMAC_CORE_4_10)
632
+ ts_event_en = PTP_TCR_TSEVNTENA;
647633 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
648634 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
649635 ptp_over_ethernet = PTP_TCR_TSIPENA;
....@@ -698,41 +684,16 @@
698684 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
699685 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
700686
701
- if (!priv->hwts_tx_en && !priv->hwts_rx_en)
702
- stmmac_config_hw_tstamping(priv, priv->ptpaddr, 0);
703
- else {
704
- value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
705
- tstamp_all | ptp_v2 | ptp_over_ethernet |
706
- ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
707
- ts_master_en | snap_type_sel);
708
- stmmac_config_hw_tstamping(priv, priv->ptpaddr, value);
687
+ priv->systime_flags = STMMAC_HWTS_ACTIVE;
709688
710
- /* program Sub Second Increment reg */
711
- stmmac_config_sub_second_increment(priv,
712
- priv->ptpaddr, priv->plat->clk_ptp_rate,
713
- xmac, &sec_inc);
714
- temp = div_u64(1000000000ULL, sec_inc);
715
-
716
- /* Store sub second increment and flags for later use */
717
- priv->sub_second_inc = sec_inc;
718
- priv->systime_flags = value;
719
-
720
- /* calculate default added value:
721
- * formula is :
722
- * addend = (2^32)/freq_div_ratio;
723
- * where, freq_div_ratio = 1e9ns/sec_inc
724
- */
725
- temp = (u64)(temp << 32);
726
- priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
727
- stmmac_config_addend(priv, priv->ptpaddr, priv->default_addend);
728
-
729
- /* initialize system time */
730
- ktime_get_real_ts64(&now);
731
-
732
- /* lower 32 bits of tv_sec are safe until y2106 */
733
- stmmac_init_systime(priv, priv->ptpaddr,
734
- (u32)now.tv_sec, now.tv_nsec);
689
+ if (priv->hwts_tx_en || priv->hwts_rx_en) {
690
+ priv->systime_flags |= tstamp_all | ptp_v2 |
691
+ ptp_over_ethernet | ptp_over_ipv6_udp |
692
+ ptp_over_ipv4_udp | ts_event_en |
693
+ ts_master_en | snap_type_sel;
735694 }
695
+
696
+ stmmac_config_hw_tstamping(priv, priv->ptpaddr, priv->systime_flags);
736697
737698 memcpy(&priv->tstamp_config, &config, sizeof(config));
738699
....@@ -747,7 +708,7 @@
747708 * a proprietary structure used to pass information to the driver.
748709 * Description:
749710 * This function obtain the current hardware timestamping settings
750
- as requested.
711
+ * as requested.
751712 */
752713 static int stmmac_hwtstamp_get(struct net_device *dev, struct ifreq *ifr)
753714 {
....@@ -762,6 +723,57 @@
762723 }
763724
764725 /**
726
+ * stmmac_init_tstamp_counter - init hardware timestamping counter
727
+ * @priv: driver private structure
728
+ * @systime_flags: timestamping flags
729
+ * Description:
730
+ * Initialize hardware counter for packet timestamping.
731
+ * This is valid as long as the interface is open and not suspended.
732
+ * Will be rerun after resuming from suspend, case in which the timestamping
733
+ * flags updated by stmmac_hwtstamp_set() also need to be restored.
734
+ */
735
+int stmmac_init_tstamp_counter(struct stmmac_priv *priv, u32 systime_flags)
736
+{
737
+ bool xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;
738
+ struct timespec64 now;
739
+ u32 sec_inc = 0;
740
+ u64 temp = 0;
741
+
742
+ if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
743
+ return -EOPNOTSUPP;
744
+
745
+ stmmac_config_hw_tstamping(priv, priv->ptpaddr, systime_flags);
746
+ priv->systime_flags = systime_flags;
747
+
748
+ /* program Sub Second Increment reg */
749
+ stmmac_config_sub_second_increment(priv, priv->ptpaddr,
750
+ priv->plat->clk_ptp_rate,
751
+ xmac, &sec_inc);
752
+ temp = div_u64(1000000000ULL, sec_inc);
753
+
754
+ /* Store sub second increment for later use */
755
+ priv->sub_second_inc = sec_inc;
756
+
757
+ /* calculate default added value:
758
+ * formula is :
759
+ * addend = (2^32)/freq_div_ratio;
760
+ * where, freq_div_ratio = 1e9ns/sec_inc
761
+ */
762
+ temp = (u64)(temp << 32);
763
+ priv->default_addend = div_u64(temp, priv->plat->clk_ptp_rate);
764
+ stmmac_config_addend(priv, priv->ptpaddr, priv->default_addend);
765
+
766
+ /* initialize system time */
767
+ ktime_get_real_ts64(&now);
768
+
769
+ /* lower 32 bits of tv_sec are safe until y2106 */
770
+ stmmac_init_systime(priv, priv->ptpaddr, (u32)now.tv_sec, now.tv_nsec);
771
+
772
+ return 0;
773
+}
774
+EXPORT_SYMBOL_GPL(stmmac_init_tstamp_counter);
775
+
776
+/**
765777 * stmmac_init_ptp - init PTP
766778 * @priv: driver private structure
767779 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
....@@ -771,9 +783,11 @@
771783 static int stmmac_init_ptp(struct stmmac_priv *priv)
772784 {
773785 bool xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;
786
+ int ret;
774787
775
- if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
776
- return -EOPNOTSUPP;
788
+ ret = stmmac_init_tstamp_counter(priv, STMMAC_HWTS_ACTIVE);
789
+ if (ret)
790
+ return ret;
777791
778792 priv->adv_ts = 0;
779793 /* Check if adv_ts can be enabled for dwmac 4.x / xgmac core */
....@@ -793,121 +807,274 @@
793807 priv->hwts_tx_en = 0;
794808 priv->hwts_rx_en = 0;
795809
796
- stmmac_ptp_register(priv);
797
-
798810 return 0;
799811 }
800812
801813 static void stmmac_release_ptp(struct stmmac_priv *priv)
802814 {
803
- if (priv->plat->clk_ptp_ref)
804
- clk_disable_unprepare(priv->plat->clk_ptp_ref);
815
+ clk_disable_unprepare(priv->plat->clk_ptp_ref);
805816 stmmac_ptp_unregister(priv);
806817 }
807818
808819 /**
809820 * stmmac_mac_flow_ctrl - Configure flow control in all queues
810821 * @priv: driver private structure
822
+ * @duplex: duplex passed to the next function
811823 * Description: It is used for configuring the flow control in all queues
812824 */
813825 static void stmmac_mac_flow_ctrl(struct stmmac_priv *priv, u32 duplex)
814826 {
815827 u32 tx_cnt = priv->plat->tx_queues_to_use;
816828
817
- stmmac_flow_ctrl(priv, priv->hw, duplex, priv->flow_ctrl,
818
- priv->pause, tx_cnt);
829
+ stmmac_flow_ctrl(priv, priv->hw, duplex, priv->flow_ctrl & priv->plat->flow_ctrl,
830
+ priv->pause, tx_cnt);
819831 }
820832
821
-/**
822
- * stmmac_adjust_link - adjusts the link parameters
823
- * @dev: net device structure
824
- * Description: this is the helper called by the physical abstraction layer
825
- * drivers to communicate the phy link status. According the speed and duplex
826
- * this driver can invoke registered glue-logic as well.
827
- * It also invoke the eee initialization because it could happen when switch
828
- * on different networks (that are eee capable).
829
- */
830
-static void stmmac_adjust_link(struct net_device *dev)
833
+static void stmmac_validate(struct phylink_config *config,
834
+ unsigned long *supported,
835
+ struct phylink_link_state *state)
831836 {
832
- struct stmmac_priv *priv = netdev_priv(dev);
833
- struct phy_device *phydev = dev->phydev;
834
- bool new_state = false;
837
+ struct stmmac_priv *priv = netdev_priv(to_net_dev(config->dev));
838
+ __ETHTOOL_DECLARE_LINK_MODE_MASK(mac_supported) = { 0, };
839
+ __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
840
+ int tx_cnt = priv->plat->tx_queues_to_use;
841
+ int max_speed = priv->plat->max_speed;
835842
836
- if (!phydev)
837
- return;
843
+ phylink_set(mac_supported, 10baseT_Half);
844
+ phylink_set(mac_supported, 10baseT_Full);
845
+ phylink_set(mac_supported, 100baseT_Half);
846
+ phylink_set(mac_supported, 100baseT_Full);
847
+ phylink_set(mac_supported, 1000baseT_Half);
848
+ phylink_set(mac_supported, 1000baseT_Full);
849
+ phylink_set(mac_supported, 1000baseKX_Full);
850
+ phylink_set(mac_supported, 100baseT1_Full);
851
+ phylink_set(mac_supported, 1000baseT1_Full);
838852
839
- mutex_lock(&priv->lock);
853
+ phylink_set(mac_supported, Autoneg);
854
+ phylink_set(mac_supported, Pause);
855
+ phylink_set(mac_supported, Asym_Pause);
856
+ phylink_set_port_modes(mac_supported);
840857
841
- if (phydev->link) {
842
- u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
843
-
844
- /* Now we make sure that we can be in full duplex mode.
845
- * If not, we operate in half-duplex mode. */
846
- if (phydev->duplex != priv->oldduplex) {
847
- new_state = true;
848
- if (!phydev->duplex)
849
- ctrl &= ~priv->hw->link.duplex;
850
- else
851
- ctrl |= priv->hw->link.duplex;
852
- priv->oldduplex = phydev->duplex;
858
+ /* Cut down 1G if asked to */
859
+ if ((max_speed > 0) && (max_speed < 1000)) {
860
+ phylink_set(mask, 1000baseT_Full);
861
+ phylink_set(mask, 1000baseX_Full);
862
+ } else if (priv->plat->has_xgmac) {
863
+ if (!max_speed || (max_speed >= 2500)) {
864
+ phylink_set(mac_supported, 2500baseT_Full);
865
+ phylink_set(mac_supported, 2500baseX_Full);
853866 }
854
- /* Flow Control operation */
855
- if (phydev->pause)
856
- stmmac_mac_flow_ctrl(priv, phydev->duplex);
857
-
858
- if (phydev->speed != priv->speed) {
859
- new_state = true;
860
- ctrl &= ~priv->hw->link.speed_mask;
861
- switch (phydev->speed) {
862
- case SPEED_1000:
863
- ctrl |= priv->hw->link.speed1000;
864
- break;
865
- case SPEED_100:
866
- ctrl |= priv->hw->link.speed100;
867
- break;
868
- case SPEED_10:
869
- ctrl |= priv->hw->link.speed10;
870
- break;
871
- default:
872
- netif_warn(priv, link, priv->dev,
873
- "broken speed: %d\n", phydev->speed);
874
- phydev->speed = SPEED_UNKNOWN;
875
- break;
876
- }
877
- if (phydev->speed != SPEED_UNKNOWN)
878
- stmmac_hw_fix_mac_speed(priv);
879
- priv->speed = phydev->speed;
867
+ if (!max_speed || (max_speed >= 5000)) {
868
+ phylink_set(mac_supported, 5000baseT_Full);
880869 }
881
-
882
- writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
883
-
884
- if (!priv->oldlink) {
885
- new_state = true;
886
- priv->oldlink = true;
870
+ if (!max_speed || (max_speed >= 10000)) {
871
+ phylink_set(mac_supported, 10000baseSR_Full);
872
+ phylink_set(mac_supported, 10000baseLR_Full);
873
+ phylink_set(mac_supported, 10000baseER_Full);
874
+ phylink_set(mac_supported, 10000baseLRM_Full);
875
+ phylink_set(mac_supported, 10000baseT_Full);
876
+ phylink_set(mac_supported, 10000baseKX4_Full);
877
+ phylink_set(mac_supported, 10000baseKR_Full);
887878 }
888
- } else if (priv->oldlink) {
889
- new_state = true;
890
- priv->oldlink = false;
891
- priv->speed = SPEED_UNKNOWN;
892
- priv->oldduplex = DUPLEX_UNKNOWN;
879
+ if (!max_speed || (max_speed >= 25000)) {
880
+ phylink_set(mac_supported, 25000baseCR_Full);
881
+ phylink_set(mac_supported, 25000baseKR_Full);
882
+ phylink_set(mac_supported, 25000baseSR_Full);
883
+ }
884
+ if (!max_speed || (max_speed >= 40000)) {
885
+ phylink_set(mac_supported, 40000baseKR4_Full);
886
+ phylink_set(mac_supported, 40000baseCR4_Full);
887
+ phylink_set(mac_supported, 40000baseSR4_Full);
888
+ phylink_set(mac_supported, 40000baseLR4_Full);
889
+ }
890
+ if (!max_speed || (max_speed >= 50000)) {
891
+ phylink_set(mac_supported, 50000baseCR2_Full);
892
+ phylink_set(mac_supported, 50000baseKR2_Full);
893
+ phylink_set(mac_supported, 50000baseSR2_Full);
894
+ phylink_set(mac_supported, 50000baseKR_Full);
895
+ phylink_set(mac_supported, 50000baseSR_Full);
896
+ phylink_set(mac_supported, 50000baseCR_Full);
897
+ phylink_set(mac_supported, 50000baseLR_ER_FR_Full);
898
+ phylink_set(mac_supported, 50000baseDR_Full);
899
+ }
900
+ if (!max_speed || (max_speed >= 100000)) {
901
+ phylink_set(mac_supported, 100000baseKR4_Full);
902
+ phylink_set(mac_supported, 100000baseSR4_Full);
903
+ phylink_set(mac_supported, 100000baseCR4_Full);
904
+ phylink_set(mac_supported, 100000baseLR4_ER4_Full);
905
+ phylink_set(mac_supported, 100000baseKR2_Full);
906
+ phylink_set(mac_supported, 100000baseSR2_Full);
907
+ phylink_set(mac_supported, 100000baseCR2_Full);
908
+ phylink_set(mac_supported, 100000baseLR2_ER2_FR2_Full);
909
+ phylink_set(mac_supported, 100000baseDR2_Full);
910
+ }
893911 }
894912
895
- if (new_state && netif_msg_link(priv))
896
- phy_print_status(phydev);
913
+ /* Half-Duplex can only work with single queue */
914
+ if (tx_cnt > 1) {
915
+ phylink_set(mask, 10baseT_Half);
916
+ phylink_set(mask, 100baseT_Half);
917
+ phylink_set(mask, 1000baseT_Half);
918
+ }
897919
898
- mutex_unlock(&priv->lock);
920
+ linkmode_and(supported, supported, mac_supported);
921
+ linkmode_andnot(supported, supported, mask);
899922
900
- if (phydev->is_pseudo_fixed_link)
901
- /* Stop PHY layer to call the hook to adjust the link in case
902
- * of a switch is attached to the stmmac driver.
903
- */
904
- phydev->irq = PHY_IGNORE_INTERRUPT;
905
- else
906
- /* At this stage, init the EEE if supported.
907
- * Never called in case of fixed_link.
908
- */
909
- priv->eee_enabled = stmmac_eee_init(priv);
923
+ linkmode_and(state->advertising, state->advertising, mac_supported);
924
+ linkmode_andnot(state->advertising, state->advertising, mask);
925
+
926
+ /* If PCS is supported, check which modes it supports. */
927
+ stmmac_xpcs_validate(priv, &priv->hw->xpcs_args, supported, state);
910928 }
929
+
930
+static void stmmac_mac_pcs_get_state(struct phylink_config *config,
931
+ struct phylink_link_state *state)
932
+{
933
+ struct stmmac_priv *priv = netdev_priv(to_net_dev(config->dev));
934
+
935
+ state->link = 0;
936
+ stmmac_xpcs_get_state(priv, &priv->hw->xpcs_args, state);
937
+}
938
+
939
+static void stmmac_mac_config(struct phylink_config *config, unsigned int mode,
940
+ const struct phylink_link_state *state)
941
+{
942
+ struct stmmac_priv *priv = netdev_priv(to_net_dev(config->dev));
943
+
944
+ stmmac_xpcs_config(priv, &priv->hw->xpcs_args, state);
945
+}
946
+
947
+static void stmmac_mac_an_restart(struct phylink_config *config)
948
+{
949
+ /* Not Supported */
950
+}
951
+
952
+static void stmmac_mac_link_down(struct phylink_config *config,
953
+ unsigned int mode, phy_interface_t interface)
954
+{
955
+ struct stmmac_priv *priv = netdev_priv(to_net_dev(config->dev));
956
+
957
+ stmmac_mac_set(priv, priv->ioaddr, false);
958
+ priv->eee_active = false;
959
+ priv->tx_lpi_enabled = false;
960
+ stmmac_eee_init(priv);
961
+ stmmac_set_eee_pls(priv, priv->hw, false);
962
+}
963
+
964
+static void stmmac_mac_link_up(struct phylink_config *config,
965
+ struct phy_device *phy,
966
+ unsigned int mode, phy_interface_t interface,
967
+ int speed, int duplex,
968
+ bool tx_pause, bool rx_pause)
969
+{
970
+ struct stmmac_priv *priv = netdev_priv(to_net_dev(config->dev));
971
+ u32 ctrl;
972
+
973
+ stmmac_xpcs_link_up(priv, &priv->hw->xpcs_args, speed, interface);
974
+
975
+ ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
976
+ ctrl &= ~priv->hw->link.speed_mask;
977
+
978
+ if (interface == PHY_INTERFACE_MODE_USXGMII) {
979
+ switch (speed) {
980
+ case SPEED_10000:
981
+ ctrl |= priv->hw->link.xgmii.speed10000;
982
+ break;
983
+ case SPEED_5000:
984
+ ctrl |= priv->hw->link.xgmii.speed5000;
985
+ break;
986
+ case SPEED_2500:
987
+ ctrl |= priv->hw->link.xgmii.speed2500;
988
+ break;
989
+ default:
990
+ return;
991
+ }
992
+ } else if (interface == PHY_INTERFACE_MODE_XLGMII) {
993
+ switch (speed) {
994
+ case SPEED_100000:
995
+ ctrl |= priv->hw->link.xlgmii.speed100000;
996
+ break;
997
+ case SPEED_50000:
998
+ ctrl |= priv->hw->link.xlgmii.speed50000;
999
+ break;
1000
+ case SPEED_40000:
1001
+ ctrl |= priv->hw->link.xlgmii.speed40000;
1002
+ break;
1003
+ case SPEED_25000:
1004
+ ctrl |= priv->hw->link.xlgmii.speed25000;
1005
+ break;
1006
+ case SPEED_10000:
1007
+ ctrl |= priv->hw->link.xgmii.speed10000;
1008
+ break;
1009
+ case SPEED_2500:
1010
+ ctrl |= priv->hw->link.speed2500;
1011
+ break;
1012
+ case SPEED_1000:
1013
+ ctrl |= priv->hw->link.speed1000;
1014
+ break;
1015
+ default:
1016
+ return;
1017
+ }
1018
+ } else {
1019
+ switch (speed) {
1020
+ case SPEED_2500:
1021
+ ctrl |= priv->hw->link.speed2500;
1022
+ break;
1023
+ case SPEED_1000:
1024
+ ctrl |= priv->hw->link.speed1000;
1025
+ break;
1026
+ case SPEED_100:
1027
+ ctrl |= priv->hw->link.speed100;
1028
+ break;
1029
+ case SPEED_10:
1030
+ ctrl |= priv->hw->link.speed10;
1031
+ break;
1032
+ default:
1033
+ return;
1034
+ }
1035
+ }
1036
+
1037
+ priv->speed = speed;
1038
+
1039
+ if (priv->plat->fix_mac_speed)
1040
+ priv->plat->fix_mac_speed(priv->plat->bsp_priv, speed);
1041
+
1042
+ if (!duplex)
1043
+ ctrl &= ~priv->hw->link.duplex;
1044
+ else
1045
+ ctrl |= priv->hw->link.duplex;
1046
+
1047
+ /* Flow Control operation */
1048
+ if (rx_pause && tx_pause)
1049
+ priv->flow_ctrl = FLOW_AUTO;
1050
+ else if (rx_pause && !tx_pause)
1051
+ priv->flow_ctrl = FLOW_RX;
1052
+ else if (!rx_pause && tx_pause)
1053
+ priv->flow_ctrl = FLOW_TX;
1054
+ else
1055
+ priv->flow_ctrl = FLOW_OFF;
1056
+
1057
+ stmmac_mac_flow_ctrl(priv, duplex);
1058
+
1059
+ writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
1060
+
1061
+ stmmac_mac_set(priv, priv->ioaddr, true);
1062
+ if (phy && priv->dma_cap.eee) {
1063
+ priv->eee_active = phy_init_eee(phy, 1) >= 0;
1064
+ priv->eee_enabled = stmmac_eee_init(priv);
1065
+ priv->tx_lpi_enabled = priv->eee_enabled;
1066
+ stmmac_set_eee_pls(priv, priv->hw, true);
1067
+ }
1068
+}
1069
+
1070
+static const struct phylink_mac_ops stmmac_phylink_mac_ops = {
1071
+ .validate = stmmac_validate,
1072
+ .mac_pcs_get_state = stmmac_mac_pcs_get_state,
1073
+ .mac_config = stmmac_mac_config,
1074
+ .mac_an_restart = stmmac_mac_an_restart,
1075
+ .mac_link_down = stmmac_mac_link_down,
1076
+ .mac_link_up = stmmac_mac_link_up,
1077
+};
9111078
9121079 /**
9131080 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
....@@ -934,6 +1101,7 @@
9341101 }
9351102 }
9361103
1104
+#if 0
9371105 static void rtl8211F_led_control(struct phy_device *phydev)
9381106 {
9391107 printk("ben debug:rtl8211F_led_control...1 \n");
....@@ -950,6 +1118,37 @@
9501118 // phy_write(phydev, 16, 0x6C0A);
9511119 printk("ben debug:rtl8211F_led_control...2 \n");
9521120 }
1121
+#endif
1122
+#define RTL_8211F_PHY_ID 0x001cc916
1123
+#define RTL_8211F_PHY_ID_MASK 0x001fffff
1124
+#define RTL_8211F_PAGE_SELECT 0x1f
1125
+#define RTL_8211F_LCR_ADDR 0x10
1126
+
1127
+#define GREEN_LED 0
1128
+#define YELLOW0_LED 1
1129
+#define YELLOW1_LED 2
1130
+
1131
+static int rtl8211F_led_control(struct phy_device *phydev)
1132
+{
1133
+ unsigned int temp;
1134
+
1135
+ printk("<<<<<<ben test led ctrl start... %s\n",__FUNCTION__);
1136
+ if(!phydev) return 0;
1137
+ if(phydev->phy_id!=0x001cc916) return 0; /* only for 8211E*/
1138
+
1139
+ phy_write(phydev, 31, 0xd04);
1140
+ temp = 0x02 << (5 * GREEN_LED);
1141
+ temp |= 0x08 << (5 * YELLOW0_LED);
1142
+
1143
+ temp |= 0x1b << (5 * YELLOW1_LED);
1144
+ phy_write(phydev, 0x10, temp);
1145
+
1146
+ temp = 1 << (YELLOW1_LED + 1);
1147
+ phy_write(phydev, 0x11, 0x00);
1148
+ phy_write(phydev, 31, 0);
1149
+
1150
+ return 0;
1151
+}
9531152
9541153 /**
9551154 * stmmac_init_phy - PHY initialization
....@@ -962,85 +1161,83 @@
9621161 static int stmmac_init_phy(struct net_device *dev)
9631162 {
9641163 struct stmmac_priv *priv = netdev_priv(dev);
965
- u32 tx_cnt = priv->plat->tx_queues_to_use;
966
- struct phy_device *phydev;
967
- char phy_id_fmt[MII_BUS_ID_SIZE + 3];
968
- char bus_id[MII_BUS_ID_SIZE];
969
- int interface = priv->plat->interface;
970
- int max_speed = priv->plat->max_speed;
971
- priv->oldlink = false;
972
- priv->speed = SPEED_UNKNOWN;
973
- priv->oldduplex = DUPLEX_UNKNOWN;
1164
+ struct device_node *node;
1165
+ int ret;
9741166
975
- if (priv->plat->phy_node) {
976
- phydev = of_phy_connect(dev, priv->plat->phy_node,
977
- &stmmac_adjust_link, 0, interface);
978
- } else {
979
- snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
980
- priv->plat->bus_id);
9811167
982
- snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
983
- priv->plat->phy_addr);
984
- netdev_dbg(priv->dev, "%s: trying to attach to %s\n", __func__,
985
- phy_id_fmt);
1168
+ printk("ben stmmac_init_phy .. \n");
1169
+ mdelay(2000);
1170
+ printk("ben stmmac_init_phy delay .. \n");
1171
+ if (priv->plat->integrated_phy_power)
1172
+ ret = priv->plat->integrated_phy_power(priv->plat->bsp_priv, true);
9861173
987
- phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
988
- interface);
989
- }
1174
+ node = priv->plat->phylink_node;
9901175
991
- if (IS_ERR_OR_NULL(phydev)) {
992
- netdev_err(priv->dev, "Could not attach to PHY\n");
993
- if (!phydev)
1176
+ if (node)
1177
+ {
1178
+ //printk("ben ttt.. \n");
1179
+ ret = phylink_of_phy_connect(priv->phylink, node, 0);
1180
+ //printk("ben ttt:%d \n", ret);
1181
+ }
1182
+
1183
+ /* Some DT bindings do not set-up the PHY handle. Let's try to
1184
+ * manually parse it
1185
+ */
1186
+ //printk("ben:stmmac_init_phy..1 \n");
1187
+ if (!node || ret) {
1188
+ //if (1) {
1189
+ int addr = priv->plat->phy_addr;
1190
+ struct phy_device *phydev;
1191
+
1192
+ //printk("ben:stmmac_init_phy..2 \n");
1193
+ phydev = mdiobus_get_phy(priv->mii, addr);
1194
+ if (!phydev) {
1195
+ netdev_err(priv->dev, "no phy at addr %d\n", addr);
9941196 return -ENODEV;
1197
+ }
9951198
996
- return PTR_ERR(phydev);
1199
+ //rtl8211F_led_control(phydev);
1200
+
1201
+ //printk("ben:stmmac_init_phy..3 \n");
1202
+ ret = phylink_connect_phy(priv->phylink, phydev);
1203
+ //rtl8211F_led_control(phydev);
9971204 }
9981205
999
- /* Stop Advertising 1000BASE Capability if interface is not GMII */
1000
- if ((interface == PHY_INTERFACE_MODE_MII) ||
1001
- (interface == PHY_INTERFACE_MODE_RMII) ||
1002
- (max_speed < 1000 && max_speed > 0))
1003
- phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
1004
- SUPPORTED_1000baseT_Full);
1206
+ if (!priv->plat->pmt) {
1207
+ struct ethtool_wolinfo wol = { .cmd = ETHTOOL_GWOL };
10051208
1006
- /*
1007
- * Half-duplex mode not supported with multiqueue
1008
- * half-duplex can only works with single queue
1009
- */
1010
- if (tx_cnt > 1)
1011
- phydev->supported &= ~(SUPPORTED_1000baseT_Half |
1012
- SUPPORTED_100baseT_Half |
1013
- SUPPORTED_10baseT_Half);
1014
-
1015
- /*
1016
- * Broken HW is sometimes missing the pull-up resistor on the
1017
- * MDIO line, which results in reads to non-existent devices returning
1018
- * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
1019
- * device as well.
1020
- * Note: phydev->phy_id is the result of reading the UID PHY registers.
1021
- */
1022
- if (!priv->plat->phy_node && phydev->phy_id == 0) {
1023
- phy_disconnect(phydev);
1024
- return -ENODEV;
1209
+ phylink_ethtool_get_wol(priv->phylink, &wol);
1210
+ device_set_wakeup_capable(priv->device, !!wol.supported);
10251211 }
1212
+ return ret;
1213
+}
10261214
1027
- /* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
1028
- * subsequent PHY polling, make sure we force a link transition if
1029
- * we have a UP/DOWN/UP transition
1030
- */
1031
- if (phydev->is_pseudo_fixed_link)
1032
- phydev->irq = PHY_POLL;
1215
+static int stmmac_phy_setup(struct stmmac_priv *priv)
1216
+{
1217
+ struct fwnode_handle *fwnode = of_fwnode_handle(priv->plat->phylink_node);
1218
+ int mode = priv->plat->phy_interface;
1219
+ struct phylink *phylink;
10331220
1034
- phy_attached_info(phydev);
1221
+ priv->phylink_config.dev = &priv->dev->dev;
1222
+ priv->phylink_config.type = PHYLINK_NETDEV;
1223
+ priv->phylink_config.pcs_poll = true;
10351224
1036
- //add ben
1037
- rtl8211F_led_control(phydev);
1225
+ if (!fwnode)
1226
+ fwnode = dev_fwnode(priv->device);
1227
+
1228
+ phylink = phylink_create(&priv->phylink_config, fwnode,
1229
+ mode, &stmmac_phylink_mac_ops);
1230
+ if (IS_ERR(phylink))
1231
+ return PTR_ERR(phylink);
1232
+
1233
+ priv->phylink = phylink;
10381234 return 0;
10391235 }
10401236
10411237 static void stmmac_display_rx_rings(struct stmmac_priv *priv)
10421238 {
10431239 u32 rx_cnt = priv->plat->rx_queues_to_use;
1240
+ unsigned int desc_size;
10441241 void *head_rx;
10451242 u32 queue;
10461243
....@@ -1050,19 +1247,24 @@
10501247
10511248 pr_info("\tRX Queue %u rings\n", queue);
10521249
1053
- if (priv->extend_desc)
1250
+ if (priv->extend_desc) {
10541251 head_rx = (void *)rx_q->dma_erx;
1055
- else
1252
+ desc_size = sizeof(struct dma_extended_desc);
1253
+ } else {
10561254 head_rx = (void *)rx_q->dma_rx;
1255
+ desc_size = sizeof(struct dma_desc);
1256
+ }
10571257
10581258 /* Display RX ring */
1059
- stmmac_display_ring(priv, head_rx, DMA_RX_SIZE, true);
1259
+ stmmac_display_ring(priv, head_rx, priv->dma_rx_size, true,
1260
+ rx_q->dma_rx_phy, desc_size);
10601261 }
10611262 }
10621263
10631264 static void stmmac_display_tx_rings(struct stmmac_priv *priv)
10641265 {
10651266 u32 tx_cnt = priv->plat->tx_queues_to_use;
1267
+ unsigned int desc_size;
10661268 void *head_tx;
10671269 u32 queue;
10681270
....@@ -1072,12 +1274,19 @@
10721274
10731275 pr_info("\tTX Queue %d rings\n", queue);
10741276
1075
- if (priv->extend_desc)
1277
+ if (priv->extend_desc) {
10761278 head_tx = (void *)tx_q->dma_etx;
1077
- else
1279
+ desc_size = sizeof(struct dma_extended_desc);
1280
+ } else if (tx_q->tbs & STMMAC_TBS_AVAIL) {
1281
+ head_tx = (void *)tx_q->dma_entx;
1282
+ desc_size = sizeof(struct dma_edesc);
1283
+ } else {
10781284 head_tx = (void *)tx_q->dma_tx;
1285
+ desc_size = sizeof(struct dma_desc);
1286
+ }
10791287
1080
- stmmac_display_ring(priv, head_tx, DMA_TX_SIZE, false);
1288
+ stmmac_display_ring(priv, head_tx, priv->dma_tx_size, false,
1289
+ tx_q->dma_tx_phy, desc_size);
10811290 }
10821291 }
10831292
....@@ -1121,16 +1330,16 @@
11211330 int i;
11221331
11231332 /* Clear the RX descriptors */
1124
- for (i = 0; i < DMA_RX_SIZE; i++)
1333
+ for (i = 0; i < priv->dma_rx_size; i++)
11251334 if (priv->extend_desc)
11261335 stmmac_init_rx_desc(priv, &rx_q->dma_erx[i].basic,
11271336 priv->use_riwt, priv->mode,
1128
- (i == DMA_RX_SIZE - 1),
1337
+ (i == priv->dma_rx_size - 1),
11291338 priv->dma_buf_sz);
11301339 else
11311340 stmmac_init_rx_desc(priv, &rx_q->dma_rx[i],
11321341 priv->use_riwt, priv->mode,
1133
- (i == DMA_RX_SIZE - 1),
1342
+ (i == priv->dma_rx_size - 1),
11341343 priv->dma_buf_sz);
11351344 }
11361345
....@@ -1147,13 +1356,19 @@
11471356 int i;
11481357
11491358 /* Clear the TX descriptors */
1150
- for (i = 0; i < DMA_TX_SIZE; i++)
1359
+ for (i = 0; i < priv->dma_tx_size; i++) {
1360
+ int last = (i == (priv->dma_tx_size - 1));
1361
+ struct dma_desc *p;
1362
+
11511363 if (priv->extend_desc)
1152
- stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
1153
- priv->mode, (i == DMA_TX_SIZE - 1));
1364
+ p = &tx_q->dma_etx[i].basic;
1365
+ else if (tx_q->tbs & STMMAC_TBS_AVAIL)
1366
+ p = &tx_q->dma_entx[i].basic;
11541367 else
1155
- stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
1156
- priv->mode, (i == DMA_TX_SIZE - 1));
1368
+ p = &tx_q->dma_tx[i];
1369
+
1370
+ stmmac_init_tx_desc(priv, p, priv->mode, last);
1371
+ }
11571372 }
11581373
11591374 /**
....@@ -1191,26 +1406,30 @@
11911406 int i, gfp_t flags, u32 queue)
11921407 {
11931408 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1194
- struct sk_buff *skb;
1409
+ struct stmmac_rx_buffer *buf = &rx_q->buf_pool[i];
1410
+ gfp_t gfp = (GFP_ATOMIC | __GFP_NOWARN);
11951411
1196
- skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
1197
- if (!skb) {
1198
- netdev_err(priv->dev,
1199
- "%s: Rx init fails; skb is NULL\n", __func__);
1412
+ if (priv->dma_cap.addr64 <= 32)
1413
+ gfp |= GFP_DMA32;
1414
+
1415
+ buf->page = page_pool_alloc_pages(rx_q->page_pool, gfp);
1416
+ if (!buf->page)
12001417 return -ENOMEM;
1201
- }
1202
- rx_q->rx_skbuff[i] = skb;
1203
- rx_q->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
1204
- priv->dma_buf_sz,
1205
- DMA_FROM_DEVICE);
1206
- if (dma_mapping_error(priv->device, rx_q->rx_skbuff_dma[i])) {
1207
- netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
1208
- dev_kfree_skb_any(skb);
1209
- return -EINVAL;
1418
+
1419
+ if (priv->sph) {
1420
+ buf->sec_page = page_pool_alloc_pages(rx_q->page_pool, gfp);
1421
+ if (!buf->sec_page)
1422
+ return -ENOMEM;
1423
+
1424
+ buf->sec_addr = page_pool_get_dma_addr(buf->sec_page);
1425
+ stmmac_set_desc_sec_addr(priv, p, buf->sec_addr, true);
1426
+ } else {
1427
+ buf->sec_page = NULL;
1428
+ stmmac_set_desc_sec_addr(priv, p, buf->sec_addr, false);
12101429 }
12111430
1212
- stmmac_set_desc_addr(priv, p, rx_q->rx_skbuff_dma[i]);
1213
-
1431
+ buf->addr = page_pool_get_dma_addr(buf->page);
1432
+ stmmac_set_desc_addr(priv, p, buf->addr);
12141433 if (priv->dma_buf_sz == BUF_SIZE_16KiB)
12151434 stmmac_init_desc3(priv, p);
12161435
....@@ -1226,13 +1445,15 @@
12261445 static void stmmac_free_rx_buffer(struct stmmac_priv *priv, u32 queue, int i)
12271446 {
12281447 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1448
+ struct stmmac_rx_buffer *buf = &rx_q->buf_pool[i];
12291449
1230
- if (rx_q->rx_skbuff[i]) {
1231
- dma_unmap_single(priv->device, rx_q->rx_skbuff_dma[i],
1232
- priv->dma_buf_sz, DMA_FROM_DEVICE);
1233
- dev_kfree_skb_any(rx_q->rx_skbuff[i]);
1234
- }
1235
- rx_q->rx_skbuff[i] = NULL;
1450
+ if (buf->page)
1451
+ page_pool_put_full_page(rx_q->page_pool, buf->page, false);
1452
+ buf->page = NULL;
1453
+
1454
+ if (buf->sec_page)
1455
+ page_pool_put_full_page(rx_q->page_pool, buf->sec_page, false);
1456
+ buf->sec_page = NULL;
12361457 }
12371458
12381459 /**
....@@ -1279,18 +1500,8 @@
12791500 struct stmmac_priv *priv = netdev_priv(dev);
12801501 u32 rx_count = priv->plat->rx_queues_to_use;
12811502 int ret = -ENOMEM;
1282
- int bfsize = 0;
12831503 int queue;
12841504 int i;
1285
-
1286
- bfsize = stmmac_set_16kib_bfsize(priv, dev->mtu);
1287
- if (bfsize < 0)
1288
- bfsize = 0;
1289
-
1290
- if (bfsize < BUF_SIZE_16KiB)
1291
- bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
1292
-
1293
- priv->dma_buf_sz = bfsize;
12941505
12951506 /* RX INITIALIZATION */
12961507 netif_dbg(priv, probe, priv->dev,
....@@ -1303,7 +1514,9 @@
13031514 "(%s) dma_rx_phy=0x%08x\n", __func__,
13041515 (u32)rx_q->dma_rx_phy);
13051516
1306
- for (i = 0; i < DMA_RX_SIZE; i++) {
1517
+ stmmac_clear_rx_descriptors(priv, queue);
1518
+
1519
+ for (i = 0; i < priv->dma_rx_size; i++) {
13071520 struct dma_desc *p;
13081521
13091522 if (priv->extend_desc)
....@@ -1315,29 +1528,23 @@
13151528 queue);
13161529 if (ret)
13171530 goto err_init_rx_buffers;
1318
-
1319
- netif_dbg(priv, probe, priv->dev, "[%p]\t[%p]\t[%x]\n",
1320
- rx_q->rx_skbuff[i], rx_q->rx_skbuff[i]->data,
1321
- (unsigned int)rx_q->rx_skbuff_dma[i]);
13221531 }
13231532
13241533 rx_q->cur_rx = 0;
1325
- rx_q->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
1326
-
1327
- stmmac_clear_rx_descriptors(priv, queue);
1534
+ rx_q->dirty_rx = (unsigned int)(i - priv->dma_rx_size);
13281535
13291536 /* Setup the chained descriptor addresses */
13301537 if (priv->mode == STMMAC_CHAIN_MODE) {
13311538 if (priv->extend_desc)
13321539 stmmac_mode_init(priv, rx_q->dma_erx,
1333
- rx_q->dma_rx_phy, DMA_RX_SIZE, 1);
1540
+ rx_q->dma_rx_phy,
1541
+ priv->dma_rx_size, 1);
13341542 else
13351543 stmmac_mode_init(priv, rx_q->dma_rx,
1336
- rx_q->dma_rx_phy, DMA_RX_SIZE, 0);
1544
+ rx_q->dma_rx_phy,
1545
+ priv->dma_rx_size, 0);
13371546 }
13381547 }
1339
-
1340
- buf_sz = bfsize;
13411548
13421549 return 0;
13431550
....@@ -1349,7 +1556,7 @@
13491556 if (queue == 0)
13501557 break;
13511558
1352
- i = DMA_RX_SIZE;
1559
+ i = priv->dma_rx_size;
13531560 queue--;
13541561 }
13551562
....@@ -1381,16 +1588,20 @@
13811588 if (priv->mode == STMMAC_CHAIN_MODE) {
13821589 if (priv->extend_desc)
13831590 stmmac_mode_init(priv, tx_q->dma_etx,
1384
- tx_q->dma_tx_phy, DMA_TX_SIZE, 1);
1385
- else
1591
+ tx_q->dma_tx_phy,
1592
+ priv->dma_tx_size, 1);
1593
+ else if (!(tx_q->tbs & STMMAC_TBS_AVAIL))
13861594 stmmac_mode_init(priv, tx_q->dma_tx,
1387
- tx_q->dma_tx_phy, DMA_TX_SIZE, 0);
1595
+ tx_q->dma_tx_phy,
1596
+ priv->dma_tx_size, 0);
13881597 }
13891598
1390
- for (i = 0; i < DMA_TX_SIZE; i++) {
1599
+ for (i = 0; i < priv->dma_tx_size; i++) {
13911600 struct dma_desc *p;
13921601 if (priv->extend_desc)
13931602 p = &((tx_q->dma_etx + i)->basic);
1603
+ else if (tx_q->tbs & STMMAC_TBS_AVAIL)
1604
+ p = &((tx_q->dma_entx + i)->basic);
13941605 else
13951606 p = tx_q->dma_tx + i;
13961607
....@@ -1449,7 +1660,7 @@
14491660 {
14501661 int i;
14511662
1452
- for (i = 0; i < DMA_RX_SIZE; i++)
1663
+ for (i = 0; i < priv->dma_rx_size; i++)
14531664 stmmac_free_rx_buffer(priv, queue, i);
14541665 }
14551666
....@@ -1462,7 +1673,7 @@
14621673 {
14631674 int i;
14641675
1465
- for (i = 0; i < DMA_TX_SIZE; i++)
1676
+ for (i = 0; i < priv->dma_tx_size; i++)
14661677 stmmac_free_tx_buffer(priv, queue, i);
14671678 }
14681679
....@@ -1497,16 +1708,17 @@
14971708
14981709 /* Free DMA regions of consistent memory previously allocated */
14991710 if (!priv->extend_desc)
1500
- dma_free_coherent(priv->device,
1501
- DMA_RX_SIZE * sizeof(struct dma_desc),
1711
+ dma_free_coherent(priv->device, priv->dma_rx_size *
1712
+ sizeof(struct dma_desc),
15021713 rx_q->dma_rx, rx_q->dma_rx_phy);
15031714 else
1504
- dma_free_coherent(priv->device, DMA_RX_SIZE *
1715
+ dma_free_coherent(priv->device, priv->dma_rx_size *
15051716 sizeof(struct dma_extended_desc),
15061717 rx_q->dma_erx, rx_q->dma_rx_phy);
15071718
1508
- kfree(rx_q->rx_skbuff_dma);
1509
- kfree(rx_q->rx_skbuff);
1719
+ kfree(rx_q->buf_pool);
1720
+ if (rx_q->page_pool)
1721
+ page_pool_destroy(rx_q->page_pool);
15101722 }
15111723 }
15121724
....@@ -1522,19 +1734,26 @@
15221734 /* Free TX queue resources */
15231735 for (queue = 0; queue < tx_count; queue++) {
15241736 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1737
+ size_t size;
1738
+ void *addr;
15251739
15261740 /* Release the DMA TX socket buffers */
15271741 dma_free_tx_skbufs(priv, queue);
15281742
1529
- /* Free DMA regions of consistent memory previously allocated */
1530
- if (!priv->extend_desc)
1531
- dma_free_coherent(priv->device,
1532
- DMA_TX_SIZE * sizeof(struct dma_desc),
1533
- tx_q->dma_tx, tx_q->dma_tx_phy);
1534
- else
1535
- dma_free_coherent(priv->device, DMA_TX_SIZE *
1536
- sizeof(struct dma_extended_desc),
1537
- tx_q->dma_etx, tx_q->dma_tx_phy);
1743
+ if (priv->extend_desc) {
1744
+ size = sizeof(struct dma_extended_desc);
1745
+ addr = tx_q->dma_etx;
1746
+ } else if (tx_q->tbs & STMMAC_TBS_AVAIL) {
1747
+ size = sizeof(struct dma_edesc);
1748
+ addr = tx_q->dma_entx;
1749
+ } else {
1750
+ size = sizeof(struct dma_desc);
1751
+ addr = tx_q->dma_tx;
1752
+ }
1753
+
1754
+ size *= priv->dma_tx_size;
1755
+
1756
+ dma_free_coherent(priv->device, size, addr, tx_q->dma_tx_phy);
15381757
15391758 kfree(tx_q->tx_skbuff_dma);
15401759 kfree(tx_q->tx_skbuff);
....@@ -1558,39 +1777,49 @@
15581777 /* RX queues buffers and DMA */
15591778 for (queue = 0; queue < rx_count; queue++) {
15601779 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
1780
+ struct page_pool_params pp_params = { 0 };
1781
+ unsigned int num_pages;
15611782
15621783 rx_q->queue_index = queue;
15631784 rx_q->priv_data = priv;
15641785
1565
- rx_q->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE,
1566
- sizeof(dma_addr_t),
1567
- GFP_KERNEL);
1568
- if (!rx_q->rx_skbuff_dma)
1569
- goto err_dma;
1786
+ pp_params.flags = PP_FLAG_DMA_MAP | PP_FLAG_DMA_SYNC_DEV;
1787
+ pp_params.pool_size = priv->dma_rx_size;
1788
+ num_pages = DIV_ROUND_UP(priv->dma_buf_sz, PAGE_SIZE);
1789
+ pp_params.order = ilog2(num_pages);
1790
+ pp_params.nid = dev_to_node(priv->device);
1791
+ pp_params.dev = priv->device;
1792
+ pp_params.dma_dir = DMA_FROM_DEVICE;
1793
+ pp_params.max_len = num_pages * PAGE_SIZE;
15701794
1571
- rx_q->rx_skbuff = kmalloc_array(DMA_RX_SIZE,
1572
- sizeof(struct sk_buff *),
1573
- GFP_KERNEL);
1574
- if (!rx_q->rx_skbuff)
1795
+ rx_q->page_pool = page_pool_create(&pp_params);
1796
+ if (IS_ERR(rx_q->page_pool)) {
1797
+ ret = PTR_ERR(rx_q->page_pool);
1798
+ rx_q->page_pool = NULL;
1799
+ goto err_dma;
1800
+ }
1801
+
1802
+ rx_q->buf_pool = kcalloc(priv->dma_rx_size,
1803
+ sizeof(*rx_q->buf_pool),
1804
+ GFP_KERNEL);
1805
+ if (!rx_q->buf_pool)
15751806 goto err_dma;
15761807
15771808 if (priv->extend_desc) {
1578
- rx_q->dma_erx = dma_zalloc_coherent(priv->device,
1579
- DMA_RX_SIZE *
1580
- sizeof(struct
1581
- dma_extended_desc),
1582
- &rx_q->dma_rx_phy,
1583
- GFP_KERNEL);
1809
+ rx_q->dma_erx = dma_alloc_coherent(priv->device,
1810
+ priv->dma_rx_size *
1811
+ sizeof(struct dma_extended_desc),
1812
+ &rx_q->dma_rx_phy,
1813
+ GFP_KERNEL);
15841814 if (!rx_q->dma_erx)
15851815 goto err_dma;
15861816
15871817 } else {
1588
- rx_q->dma_rx = dma_zalloc_coherent(priv->device,
1589
- DMA_RX_SIZE *
1590
- sizeof(struct
1591
- dma_desc),
1592
- &rx_q->dma_rx_phy,
1593
- GFP_KERNEL);
1818
+ rx_q->dma_rx = dma_alloc_coherent(priv->device,
1819
+ priv->dma_rx_size *
1820
+ sizeof(struct dma_desc),
1821
+ &rx_q->dma_rx_phy,
1822
+ GFP_KERNEL);
15941823 if (!rx_q->dma_rx)
15951824 goto err_dma;
15961825 }
....@@ -1621,48 +1850,50 @@
16211850 /* TX queues buffers and DMA */
16221851 for (queue = 0; queue < tx_count; queue++) {
16231852 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
1853
+ size_t size;
1854
+ void *addr;
16241855
16251856 tx_q->queue_index = queue;
16261857 tx_q->priv_data = priv;
16271858
1628
- tx_q->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
1629
- sizeof(*tx_q->tx_skbuff_dma),
1630
- GFP_KERNEL);
1859
+ tx_q->tx_skbuff_dma = kcalloc(priv->dma_tx_size,
1860
+ sizeof(*tx_q->tx_skbuff_dma),
1861
+ GFP_KERNEL);
16311862 if (!tx_q->tx_skbuff_dma)
16321863 goto err_dma;
16331864
1634
- tx_q->tx_skbuff = kmalloc_array(DMA_TX_SIZE,
1635
- sizeof(struct sk_buff *),
1636
- GFP_KERNEL);
1865
+ tx_q->tx_skbuff = kcalloc(priv->dma_tx_size,
1866
+ sizeof(struct sk_buff *),
1867
+ GFP_KERNEL);
16371868 if (!tx_q->tx_skbuff)
16381869 goto err_dma;
16391870
1640
- if (priv->extend_desc) {
1641
- tx_q->dma_etx = dma_zalloc_coherent(priv->device,
1642
- DMA_TX_SIZE *
1643
- sizeof(struct
1644
- dma_extended_desc),
1645
- &tx_q->dma_tx_phy,
1646
- GFP_KERNEL);
1647
- if (!tx_q->dma_etx)
1648
- goto err_dma;
1649
- } else {
1650
- tx_q->dma_tx = dma_zalloc_coherent(priv->device,
1651
- DMA_TX_SIZE *
1652
- sizeof(struct
1653
- dma_desc),
1654
- &tx_q->dma_tx_phy,
1655
- GFP_KERNEL);
1656
- if (!tx_q->dma_tx)
1657
- goto err_dma;
1658
- }
1871
+ if (priv->extend_desc)
1872
+ size = sizeof(struct dma_extended_desc);
1873
+ else if (tx_q->tbs & STMMAC_TBS_AVAIL)
1874
+ size = sizeof(struct dma_edesc);
1875
+ else
1876
+ size = sizeof(struct dma_desc);
1877
+
1878
+ size *= priv->dma_tx_size;
1879
+
1880
+ addr = dma_alloc_coherent(priv->device, size,
1881
+ &tx_q->dma_tx_phy, GFP_KERNEL);
1882
+ if (!addr)
1883
+ goto err_dma;
1884
+
1885
+ if (priv->extend_desc)
1886
+ tx_q->dma_etx = addr;
1887
+ else if (tx_q->tbs & STMMAC_TBS_AVAIL)
1888
+ tx_q->dma_entx = addr;
1889
+ else
1890
+ tx_q->dma_tx = addr;
16591891 }
16601892
16611893 return 0;
16621894
16631895 err_dma:
16641896 free_dma_tx_desc_resources(priv);
1665
-
16661897 return ret;
16671898 }
16681899
....@@ -1873,6 +2104,7 @@
18732104 /**
18742105 * stmmac_tx_clean - to manage the transmission completion
18752106 * @priv: driver private structure
2107
+ * @budget: napi budget limiting this functions packet handling
18762108 * @queue: TX queue index
18772109 * Description: it reclaims the transmit resources after transmission completes.
18782110 */
....@@ -1894,6 +2126,8 @@
18942126
18952127 if (priv->extend_desc)
18962128 p = (struct dma_desc *)(tx_q->dma_etx + entry);
2129
+ else if (tx_q->tbs & STMMAC_TBS_AVAIL)
2130
+ p = &tx_q->dma_entx[entry].basic;
18972131 else
18982132 p = tx_q->dma_tx + entry;
18992133
....@@ -1952,7 +2186,7 @@
19522186
19532187 stmmac_release_tx_desc(priv, p, priv->mode);
19542188
1955
- entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2189
+ entry = STMMAC_GET_ENTRY(entry, priv->dma_tx_size);
19562190 }
19572191 tx_q->dirty_tx = entry;
19582192
....@@ -1961,7 +2195,7 @@
19612195
19622196 if (unlikely(netif_tx_queue_stopped(netdev_get_tx_queue(priv->dev,
19632197 queue))) &&
1964
- stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH) {
2198
+ stmmac_tx_avail(priv, queue) > STMMAC_TX_THRESH(priv)) {
19652199
19662200 netif_dbg(priv, tx_done, priv->dev,
19672201 "%s: restart transmit\n", __func__);
....@@ -1970,8 +2204,12 @@
19702204
19712205 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
19722206 stmmac_enable_eee_mode(priv);
1973
- mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
2207
+ mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(priv->tx_lpi_timer));
19742208 }
2209
+
2210
+ /* We still have pending packets, let's call for a new scheduling */
2211
+ if (tx_q->dirty_tx != tx_q->cur_tx)
2212
+ mod_timer(&tx_q->txtimer, STMMAC_COAL_TIMER(priv->tx_coal_timer));
19752213
19762214 __netif_tx_unlock_bh(netdev_get_tx_queue(priv->dev, queue));
19772215
....@@ -1988,23 +2226,18 @@
19882226 static void stmmac_tx_err(struct stmmac_priv *priv, u32 chan)
19892227 {
19902228 struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
1991
- int i;
19922229
19932230 netif_tx_stop_queue(netdev_get_tx_queue(priv->dev, chan));
19942231
19952232 stmmac_stop_tx_dma(priv, chan);
19962233 dma_free_tx_skbufs(priv, chan);
1997
- for (i = 0; i < DMA_TX_SIZE; i++)
1998
- if (priv->extend_desc)
1999
- stmmac_init_tx_desc(priv, &tx_q->dma_etx[i].basic,
2000
- priv->mode, (i == DMA_TX_SIZE - 1));
2001
- else
2002
- stmmac_init_tx_desc(priv, &tx_q->dma_tx[i],
2003
- priv->mode, (i == DMA_TX_SIZE - 1));
2234
+ stmmac_clear_tx_descriptors(priv, chan);
20042235 tx_q->dirty_tx = 0;
20052236 tx_q->cur_tx = 0;
20062237 tx_q->mss = 0;
20072238 netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, chan));
2239
+ stmmac_init_tx_chan(priv, priv->ioaddr, priv->plat->dma_cfg,
2240
+ tx_q->dma_tx_phy, chan);
20082241 stmmac_start_tx_dma(priv, chan);
20092242
20102243 priv->dev->stats.tx_errors++;
....@@ -2063,23 +2296,24 @@
20632296 int status = stmmac_dma_interrupt_status(priv, priv->ioaddr,
20642297 &priv->xstats, chan);
20652298 struct stmmac_channel *ch = &priv->channel[chan];
2066
- bool needs_work = false;
2299
+ unsigned long flags;
20672300
2068
- if ((status & handle_rx) && ch->has_rx) {
2069
- needs_work = true;
2070
- } else {
2071
- status &= ~handle_rx;
2301
+ if ((status & handle_rx) && (chan < priv->plat->rx_queues_to_use)) {
2302
+ if (napi_schedule_prep(&ch->rx_napi)) {
2303
+ spin_lock_irqsave(&ch->lock, flags);
2304
+ stmmac_disable_dma_irq(priv, priv->ioaddr, chan, 1, 0);
2305
+ spin_unlock_irqrestore(&ch->lock, flags);
2306
+ __napi_schedule(&ch->rx_napi);
2307
+ }
20722308 }
20732309
2074
- if ((status & handle_tx) && ch->has_tx) {
2075
- needs_work = true;
2076
- } else {
2077
- status &= ~handle_tx;
2078
- }
2079
-
2080
- if (needs_work && napi_schedule_prep(&ch->napi)) {
2081
- stmmac_disable_dma_irq(priv, priv->ioaddr, chan);
2082
- __napi_schedule(&ch->napi);
2310
+ if ((status & handle_tx) && (chan < priv->plat->tx_queues_to_use)) {
2311
+ if (napi_schedule_prep(&ch->tx_napi)) {
2312
+ spin_lock_irqsave(&ch->lock, flags);
2313
+ stmmac_disable_dma_irq(priv, priv->ioaddr, chan, 0, 1);
2314
+ spin_unlock_irqrestore(&ch->lock, flags);
2315
+ __napi_schedule(&ch->tx_napi);
2316
+ }
20832317 }
20842318
20852319 return status;
....@@ -2142,10 +2376,10 @@
21422376 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
21432377 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
21442378
2145
- dwmac_mmc_intr_all_mask(priv->mmcaddr);
2379
+ stmmac_mmc_intr_all_mask(priv, priv->mmcaddr);
21462380
21472381 if (priv->dma_cap.rmon) {
2148
- dwmac_mmc_ctrl(priv->mmcaddr, mode);
2382
+ stmmac_mmc_ctrl(priv, priv->mmcaddr, mode);
21492383 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
21502384 } else
21512385 netdev_info(priv->dev, "No MAC Management Counters available\n");
....@@ -2174,7 +2408,7 @@
21742408 */
21752409 static void stmmac_check_ether_addr(struct stmmac_priv *priv)
21762410 {
2177
- //if (!is_valid_ether_addr(priv->dev->dev_addr)) {
2411
+// if (!is_valid_ether_addr(priv->dev->dev_addr)) {
21782412 if (1) {
21792413 stmmac_get_umac_addr(priv, priv->hw, priv->dev->dev_addr, 0);
21802414 if (likely(priv->plat->get_eth_addr))
....@@ -2238,7 +2472,8 @@
22382472 rx_q->dma_rx_phy, chan);
22392473
22402474 rx_q->rx_tail_addr = rx_q->dma_rx_phy +
2241
- (DMA_RX_SIZE * sizeof(struct dma_desc));
2475
+ (priv->dma_rx_size *
2476
+ sizeof(struct dma_desc));
22422477 stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
22432478 rx_q->rx_tail_addr, chan);
22442479 }
....@@ -2267,7 +2502,7 @@
22672502
22682503 /**
22692504 * stmmac_tx_timer - mitigation sw timer for tx.
2270
- * @data: data pointer
2505
+ * @t: data pointer
22712506 * Description:
22722507 * This is the timer handler to directly invoke the stmmac_tx_clean.
22732508 */
....@@ -2279,25 +2514,32 @@
22792514
22802515 ch = &priv->channel[tx_q->queue_index];
22812516
2282
- if (likely(napi_schedule_prep(&ch->napi)))
2283
- __napi_schedule(&ch->napi);
2517
+ if (likely(napi_schedule_prep(&ch->tx_napi))) {
2518
+ unsigned long flags;
2519
+
2520
+ spin_lock_irqsave(&ch->lock, flags);
2521
+ stmmac_disable_dma_irq(priv, priv->ioaddr, ch->index, 0, 1);
2522
+ spin_unlock_irqrestore(&ch->lock, flags);
2523
+ __napi_schedule(&ch->tx_napi);
2524
+ }
22842525 }
22852526
22862527 /**
2287
- * stmmac_init_tx_coalesce - init tx mitigation options.
2528
+ * stmmac_init_coalesce - init mitigation options.
22882529 * @priv: driver private structure
22892530 * Description:
2290
- * This inits the transmit coalesce parameters: i.e. timer rate,
2531
+ * This inits the coalesce parameters: i.e. timer rate,
22912532 * timer handler and default threshold used for enabling the
22922533 * interrupt on completion bit.
22932534 */
2294
-static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
2535
+static void stmmac_init_coalesce(struct stmmac_priv *priv)
22952536 {
22962537 u32 tx_channel_count = priv->plat->tx_queues_to_use;
22972538 u32 chan;
22982539
22992540 priv->tx_coal_frames = STMMAC_TX_FRAMES;
23002541 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
2542
+ priv->rx_coal_frames = STMMAC_RX_FRAMES;
23012543
23022544 for (chan = 0; chan < tx_channel_count; chan++) {
23032545 struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
....@@ -2315,12 +2557,12 @@
23152557 /* set TX ring length */
23162558 for (chan = 0; chan < tx_channels_count; chan++)
23172559 stmmac_set_tx_ring_len(priv, priv->ioaddr,
2318
- (DMA_TX_SIZE - 1), chan);
2560
+ (priv->dma_tx_size - 1), chan);
23192561
23202562 /* set RX ring length */
23212563 for (chan = 0; chan < rx_channels_count; chan++)
23222564 stmmac_set_rx_ring_len(priv, priv->ioaddr,
2323
- (DMA_RX_SIZE - 1), chan);
2565
+ (priv->dma_rx_size - 1), chan);
23242566 }
23252567
23262568 /**
....@@ -2444,6 +2686,22 @@
24442686 }
24452687 }
24462688
2689
+static void stmmac_mac_config_rss(struct stmmac_priv *priv)
2690
+{
2691
+ if (!priv->dma_cap.rssen || !priv->plat->rss_en) {
2692
+ priv->rss.enable = false;
2693
+ return;
2694
+ }
2695
+
2696
+ if (priv->dev->features & NETIF_F_RXHASH)
2697
+ priv->rss.enable = true;
2698
+ else
2699
+ priv->rss.enable = false;
2700
+
2701
+ stmmac_rss_configure(priv, priv->hw, &priv->rss,
2702
+ priv->plat->rx_queues_to_use);
2703
+}
2704
+
24472705 /**
24482706 * stmmac_mtl_configuration - Configure MTL
24492707 * @priv: driver private structure
....@@ -2488,6 +2746,10 @@
24882746 /* Set RX routing */
24892747 if (rx_queues_count > 1)
24902748 stmmac_mac_config_rx_queues_routing(priv);
2749
+
2750
+ /* Receive Side Scaling */
2751
+ if (rx_queues_count > 1)
2752
+ stmmac_mac_config_rss(priv);
24912753 }
24922754
24932755 static void stmmac_safety_feat_configuration(struct stmmac_priv *priv)
....@@ -2503,6 +2765,7 @@
25032765 /**
25042766 * stmmac_hw_setup - setup mac in a usable state.
25052767 * @dev : pointer to the device structure.
2768
+ * @ptp_register: register PTP if set
25062769 * Description:
25072770 * this is the main function to setup the HW in a usable state because the
25082771 * dma engine is reset, the core registers are configured (e.g. AXI,
....@@ -2512,7 +2775,7 @@
25122775 * 0 on success and an appropriate (-)ve integer as defined in errno.h
25132776 * file on failure.
25142777 */
2515
-static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
2778
+static int stmmac_hw_setup(struct net_device *dev, bool ptp_register)
25162779 {
25172780 struct stmmac_priv *priv = netdev_priv(dev);
25182781 u32 rx_cnt = priv->plat->rx_queues_to_use;
....@@ -2568,37 +2831,75 @@
25682831
25692832 stmmac_mmc_setup(priv);
25702833
2571
- if (init_ptp) {
2834
+ if (ptp_register) {
25722835 ret = clk_prepare_enable(priv->plat->clk_ptp_ref);
25732836 if (ret < 0)
2574
- netdev_warn(priv->dev, "failed to enable PTP reference clock: %d\n", ret);
2575
-
2576
- ret = stmmac_init_ptp(priv);
2577
- if (ret == -EOPNOTSUPP)
2578
- netdev_warn(priv->dev, "PTP not supported by HW\n");
2579
- else if (ret)
2580
- netdev_warn(priv->dev, "PTP init failed\n");
2837
+ netdev_warn(priv->dev,
2838
+ "failed to enable PTP reference clock: %pe\n",
2839
+ ERR_PTR(ret));
25812840 }
25822841
2583
- priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
2842
+ ret = stmmac_init_ptp(priv);
2843
+ if (ret == -EOPNOTSUPP)
2844
+ netdev_warn(priv->dev, "PTP not supported by HW\n");
2845
+ else if (ret)
2846
+ netdev_warn(priv->dev, "PTP init failed\n");
2847
+ else if (ptp_register)
2848
+ stmmac_ptp_register(priv);
2849
+
2850
+ priv->eee_tw_timer = STMMAC_DEFAULT_TWT_LS;
2851
+
2852
+ /* Convert the timer from msec to usec */
2853
+ if (!priv->tx_lpi_timer)
2854
+ priv->tx_lpi_timer = eee_timer * 1000;
25842855
25852856 if (priv->use_riwt) {
2586
- ret = stmmac_rx_watchdog(priv, priv->ioaddr, MAX_DMA_RIWT, rx_cnt);
2587
- if (!ret)
2588
- priv->rx_riwt = MAX_DMA_RIWT;
2857
+ if (!priv->rx_riwt)
2858
+ priv->rx_riwt = DEF_DMA_RIWT;
2859
+
2860
+ ret = stmmac_rx_watchdog(priv, priv->ioaddr, priv->rx_riwt, rx_cnt);
25892861 }
25902862
25912863 if (priv->hw->pcs)
2592
- stmmac_pcs_ctrl_ane(priv, priv->hw, 1, priv->hw->ps, 0);
2864
+ stmmac_pcs_ctrl_ane(priv, priv->ioaddr, 1, priv->hw->ps, 0);
25932865
25942866 /* set TX and RX rings length */
25952867 stmmac_set_rings_length(priv);
25962868
25972869 /* Enable TSO */
25982870 if (priv->tso) {
2599
- for (chan = 0; chan < tx_cnt; chan++)
2871
+ for (chan = 0; chan < tx_cnt; chan++) {
2872
+ struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
2873
+
2874
+ /* TSO and TBS cannot co-exist */
2875
+ if (tx_q->tbs & STMMAC_TBS_AVAIL)
2876
+ continue;
2877
+
26002878 stmmac_enable_tso(priv, priv->ioaddr, 1, chan);
2879
+ }
26012880 }
2881
+
2882
+ /* Enable Split Header */
2883
+ if (priv->sph && priv->hw->rx_csum) {
2884
+ for (chan = 0; chan < rx_cnt; chan++)
2885
+ stmmac_enable_sph(priv, priv->ioaddr, 1, chan);
2886
+ }
2887
+
2888
+ /* VLAN Tag Insertion */
2889
+ if (priv->dma_cap.vlins)
2890
+ stmmac_enable_vlan(priv, priv->hw, STMMAC_VLAN_INSERT);
2891
+
2892
+ /* TBS */
2893
+ for (chan = 0; chan < tx_cnt; chan++) {
2894
+ struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
2895
+ int enable = tx_q->tbs & STMMAC_TBS_AVAIL;
2896
+
2897
+ stmmac_enable_tbs(priv, priv->ioaddr, enable, chan);
2898
+ }
2899
+
2900
+ /* Configure real RX and TX queues */
2901
+ netif_set_real_num_rx_queues(dev, priv->plat->rx_queues_to_use);
2902
+ netif_set_real_num_tx_queues(dev, priv->plat->tx_queues_to_use);
26022903
26032904 /* Start the ball rolling... */
26042905 stmmac_start_all_dma(priv);
....@@ -2625,18 +2926,26 @@
26252926 static int stmmac_open(struct net_device *dev)
26262927 {
26272928 struct stmmac_priv *priv = netdev_priv(dev);
2929
+ int bfsize = 0;
26282930 u32 chan;
26292931 int ret;
26302932
2631
- if (priv->hw->pcs != STMMAC_PCS_RGMII &&
2632
- priv->hw->pcs != STMMAC_PCS_TBI &&
2633
- priv->hw->pcs != STMMAC_PCS_RTBI) {
2933
+ //printk("ben:stmmac_open.. \n");
2934
+ ret = pm_runtime_get_sync(priv->device);
2935
+ if (ret < 0) {
2936
+ pm_runtime_put_noidle(priv->device);
2937
+ return ret;
2938
+ }
2939
+
2940
+ if (priv->hw->pcs != STMMAC_PCS_TBI &&
2941
+ priv->hw->pcs != STMMAC_PCS_RTBI &&
2942
+ priv->hw->xpcs == NULL) {
26342943 ret = stmmac_init_phy(dev);
26352944 if (ret) {
26362945 netdev_err(priv->dev,
26372946 "%s: Cannot attach to PHY (error: %d)\n",
26382947 __func__, ret);
2639
- return ret;
2948
+ goto init_phy_error;
26402949 }
26412950 }
26422951
....@@ -2644,8 +2953,34 @@
26442953 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
26452954 priv->xstats.threshold = tc;
26462955
2647
- priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
2956
+ bfsize = stmmac_set_16kib_bfsize(priv, dev->mtu);
2957
+ if (bfsize < 0)
2958
+ bfsize = 0;
2959
+
2960
+ if (bfsize < BUF_SIZE_16KiB)
2961
+ bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
2962
+
2963
+ priv->dma_buf_sz = bfsize;
2964
+ buf_sz = bfsize;
2965
+
26482966 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
2967
+
2968
+ if (!priv->dma_tx_size)
2969
+ priv->dma_tx_size = priv->plat->dma_tx_size ? priv->plat->dma_tx_size :
2970
+ DMA_DEFAULT_TX_SIZE;
2971
+
2972
+ if (!priv->dma_rx_size)
2973
+ priv->dma_rx_size = priv->plat->dma_rx_size ? priv->plat->dma_rx_size :
2974
+ DMA_DEFAULT_RX_SIZE;
2975
+
2976
+ /* Earlier check for TBS */
2977
+ for (chan = 0; chan < priv->plat->tx_queues_to_use; chan++) {
2978
+ struct stmmac_tx_queue *tx_q = &priv->tx_queue[chan];
2979
+ int tbs_en = priv->plat->tx_queues_cfg[chan].tbs_en;
2980
+
2981
+ /* Setup per-TXQ tbs flag before TX descriptor alloc */
2982
+ tx_q->tbs |= tbs_en ? STMMAC_TBS_AVAIL : 0;
2983
+ }
26492984
26502985 ret = alloc_dma_desc_resources(priv);
26512986 if (ret < 0) {
....@@ -2661,16 +2996,32 @@
26612996 goto init_error;
26622997 }
26632998
2999
+ if (priv->plat->serdes_powerup) {
3000
+ ret = priv->plat->serdes_powerup(dev, priv->plat->bsp_priv);
3001
+ if (ret < 0) {
3002
+ netdev_err(priv->dev, "%s: Serdes powerup failed\n",
3003
+ __func__);
3004
+ goto init_error;
3005
+ }
3006
+ }
3007
+
3008
+
3009
+ #if 1
3010
+ printk("ben -------bootup add 2s delay time.\n");
3011
+ mdelay(2500);
3012
+ #endif
3013
+
26643014 ret = stmmac_hw_setup(dev, true);
26653015 if (ret < 0) {
26663016 netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
26673017 goto init_error;
26683018 }
26693019
2670
- stmmac_init_tx_coalesce(priv);
3020
+ stmmac_init_coalesce(priv);
26713021
2672
- if (dev->phydev)
2673
- phy_start(dev->phydev);
3022
+ phylink_start(priv->phylink);
3023
+ /* We may have called phylink_speed_down before */
3024
+ phylink_speed_up(priv->phylink);
26743025
26753026 /* Request the IRQ lines */
26763027 ret = request_irq(dev->irq, stmmac_interrupt,
....@@ -2717,8 +3068,7 @@
27173068 wolirq_error:
27183069 free_irq(dev->irq, dev);
27193070 irq_error:
2720
- if (dev->phydev)
2721
- phy_stop(dev->phydev);
3071
+ phylink_stop(priv->phylink);
27223072
27233073 for (chan = 0; chan < priv->plat->tx_queues_to_use; chan++)
27243074 del_timer_sync(&priv->tx_queue[chan].txtimer);
....@@ -2727,9 +3077,9 @@
27273077 init_error:
27283078 free_dma_desc_resources(priv);
27293079 dma_desc_error:
2730
- if (dev->phydev)
2731
- phy_disconnect(dev->phydev);
2732
-
3080
+ phylink_disconnect_phy(priv->phylink);
3081
+init_phy_error:
3082
+ pm_runtime_put(priv->device);
27333083 return ret;
27343084 }
27353085
....@@ -2744,11 +3094,14 @@
27443094 struct stmmac_priv *priv = netdev_priv(dev);
27453095 u32 chan;
27463096
3097
+ if (device_may_wakeup(priv->device))
3098
+ phylink_speed_down(priv->phylink, false);
27473099 /* Stop and disconnect the PHY */
2748
- if (dev->phydev) {
2749
- phy_stop(dev->phydev);
2750
- phy_disconnect(dev->phydev);
2751
- }
3100
+ phylink_stop(priv->phylink);
3101
+ phylink_disconnect_phy(priv->phylink);
3102
+
3103
+ if (priv->plat->integrated_phy_power)
3104
+ priv->plat->integrated_phy_power(priv->plat->bsp_priv, false);
27523105
27533106 stmmac_disable_all_queues(priv);
27543107
....@@ -2776,11 +3129,48 @@
27763129 /* Disable the MAC Rx/Tx */
27773130 stmmac_mac_set(priv, priv->ioaddr, false);
27783131
3132
+ /* Powerdown Serdes if there is */
3133
+ if (priv->plat->serdes_powerdown)
3134
+ priv->plat->serdes_powerdown(dev, priv->plat->bsp_priv);
3135
+
27793136 netif_carrier_off(dev);
27803137
27813138 stmmac_release_ptp(priv);
27823139
3140
+ pm_runtime_put(priv->device);
3141
+
27833142 return 0;
3143
+}
3144
+
3145
+static bool stmmac_vlan_insert(struct stmmac_priv *priv, struct sk_buff *skb,
3146
+ struct stmmac_tx_queue *tx_q)
3147
+{
3148
+ u16 tag = 0x0, inner_tag = 0x0;
3149
+ u32 inner_type = 0x0;
3150
+ struct dma_desc *p;
3151
+
3152
+ if (!priv->dma_cap.vlins)
3153
+ return false;
3154
+ if (!skb_vlan_tag_present(skb))
3155
+ return false;
3156
+ if (skb->vlan_proto == htons(ETH_P_8021AD)) {
3157
+ inner_tag = skb_vlan_tag_get(skb);
3158
+ inner_type = STMMAC_VLAN_INSERT;
3159
+ }
3160
+
3161
+ tag = skb_vlan_tag_get(skb);
3162
+
3163
+ if (tx_q->tbs & STMMAC_TBS_AVAIL)
3164
+ p = &tx_q->dma_entx[tx_q->cur_tx].basic;
3165
+ else
3166
+ p = &tx_q->dma_tx[tx_q->cur_tx];
3167
+
3168
+ if (stmmac_set_desc_vlan_tag(priv, p, tag, inner_tag, inner_type))
3169
+ return false;
3170
+
3171
+ stmmac_set_tx_owner(priv, p);
3172
+ tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, priv->dma_tx_size);
3173
+ return true;
27843174 }
27853175
27863176 /**
....@@ -2788,13 +3178,13 @@
27883178 * @priv: driver private structure
27893179 * @des: buffer start address
27903180 * @total_len: total length to fill in descriptors
2791
- * @last_segmant: condition for the last descriptor
3181
+ * @last_segment: condition for the last descriptor
27923182 * @queue: TX queue index
27933183 * Description:
27943184 * This function fills descriptor and request new descriptors according to
27953185 * buffer length to fill
27963186 */
2797
-static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
3187
+static void stmmac_tso_allocator(struct stmmac_priv *priv, dma_addr_t des,
27983188 int total_len, bool last_segment, u32 queue)
27993189 {
28003190 struct stmmac_tx_queue *tx_q = &priv->tx_queue[queue];
....@@ -2805,11 +3195,23 @@
28053195 tmp_len = total_len;
28063196
28073197 while (tmp_len > 0) {
2808
- tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
2809
- WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
2810
- desc = tx_q->dma_tx + tx_q->cur_tx;
3198
+ dma_addr_t curr_addr;
28113199
2812
- desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
3200
+ tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx,
3201
+ priv->dma_tx_size);
3202
+ WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
3203
+
3204
+ if (tx_q->tbs & STMMAC_TBS_AVAIL)
3205
+ desc = &tx_q->dma_entx[tx_q->cur_tx].basic;
3206
+ else
3207
+ desc = &tx_q->dma_tx[tx_q->cur_tx];
3208
+
3209
+ curr_addr = des + (total_len - tmp_len);
3210
+ if (priv->dma_cap.addr64 <= 32)
3211
+ desc->des0 = cpu_to_le32(curr_addr);
3212
+ else
3213
+ stmmac_set_desc_addr(priv, desc, curr_addr);
3214
+
28133215 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
28143216 TSO_MAX_BUFF_SIZE : tmp_len;
28153217
....@@ -2853,16 +3255,19 @@
28533255 {
28543256 struct dma_desc *desc, *first, *mss_desc = NULL;
28553257 struct stmmac_priv *priv = netdev_priv(dev);
3258
+ int desc_size, tmp_pay_len = 0, first_tx;
28563259 int nfrags = skb_shinfo(skb)->nr_frags;
28573260 u32 queue = skb_get_queue_mapping(skb);
2858
- unsigned int first_entry, des;
2859
- u8 proto_hdr_len, hdr;
3261
+ unsigned int first_entry, tx_packets;
28603262 struct stmmac_tx_queue *tx_q;
2861
- int tmp_pay_len = 0;
3263
+ bool has_vlan, set_ic;
3264
+ u8 proto_hdr_len, hdr;
28623265 u32 pay_len, mss;
3266
+ dma_addr_t des;
28633267 int i;
28643268
28653269 tx_q = &priv->tx_queue[queue];
3270
+ first_tx = tx_q->cur_tx;
28663271
28673272 /* Compute header lengths */
28683273 if (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_L4) {
....@@ -2893,10 +3298,15 @@
28933298
28943299 /* set new MSS value if needed */
28953300 if (mss != tx_q->mss) {
2896
- mss_desc = tx_q->dma_tx + tx_q->cur_tx;
3301
+ if (tx_q->tbs & STMMAC_TBS_AVAIL)
3302
+ mss_desc = &tx_q->dma_entx[tx_q->cur_tx].basic;
3303
+ else
3304
+ mss_desc = &tx_q->dma_tx[tx_q->cur_tx];
3305
+
28973306 stmmac_set_mss(priv, mss_desc, mss);
28983307 tx_q->mss = mss;
2899
- tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
3308
+ tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx,
3309
+ priv->dma_tx_size);
29003310 WARN_ON(tx_q->tx_skbuff[tx_q->cur_tx]);
29013311 }
29023312
....@@ -2907,11 +3317,20 @@
29073317 skb->data_len);
29083318 }
29093319
3320
+ /* Check if VLAN can be inserted by HW */
3321
+ has_vlan = stmmac_vlan_insert(priv, skb, tx_q);
3322
+
29103323 first_entry = tx_q->cur_tx;
29113324 WARN_ON(tx_q->tx_skbuff[first_entry]);
29123325
2913
- desc = tx_q->dma_tx + first_entry;
3326
+ if (tx_q->tbs & STMMAC_TBS_AVAIL)
3327
+ desc = &tx_q->dma_entx[first_entry].basic;
3328
+ else
3329
+ desc = &tx_q->dma_tx[first_entry];
29143330 first = desc;
3331
+
3332
+ if (has_vlan)
3333
+ stmmac_set_desc_vlan(priv, first, STMMAC_VLAN_INSERT);
29153334
29163335 /* first descriptor: fill Headers on Buf1 */
29173336 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
....@@ -2922,14 +3341,21 @@
29223341 tx_q->tx_skbuff_dma[first_entry].buf = des;
29233342 tx_q->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
29243343
2925
- first->des0 = cpu_to_le32(des);
3344
+ if (priv->dma_cap.addr64 <= 32) {
3345
+ first->des0 = cpu_to_le32(des);
29263346
2927
- /* Fill start of payload in buff2 of first descriptor */
2928
- if (pay_len)
2929
- first->des1 = cpu_to_le32(des + proto_hdr_len);
3347
+ /* Fill start of payload in buff2 of first descriptor */
3348
+ if (pay_len)
3349
+ first->des1 = cpu_to_le32(des + proto_hdr_len);
29303350
2931
- /* If needed take extra descriptors to fill the remaining payload */
2932
- tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
3351
+ /* If needed take extra descriptors to fill the remaining payload */
3352
+ tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
3353
+ } else {
3354
+ stmmac_set_desc_addr(priv, first, des);
3355
+ tmp_pay_len = pay_len;
3356
+ des += proto_hdr_len;
3357
+ pay_len = 0;
3358
+ }
29333359
29343360 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0), queue);
29353361
....@@ -2956,12 +3382,38 @@
29563382 /* Only the last descriptor gets to point to the skb. */
29573383 tx_q->tx_skbuff[tx_q->cur_tx] = skb;
29583384
3385
+ /* Manage tx mitigation */
3386
+ tx_packets = (tx_q->cur_tx + 1) - first_tx;
3387
+ tx_q->tx_count_frames += tx_packets;
3388
+
3389
+ if ((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) && priv->hwts_tx_en)
3390
+ set_ic = true;
3391
+ else if (!priv->tx_coal_frames)
3392
+ set_ic = false;
3393
+ else if (tx_packets > priv->tx_coal_frames)
3394
+ set_ic = true;
3395
+ else if ((tx_q->tx_count_frames % priv->tx_coal_frames) < tx_packets)
3396
+ set_ic = true;
3397
+ else
3398
+ set_ic = false;
3399
+
3400
+ if (set_ic) {
3401
+ if (tx_q->tbs & STMMAC_TBS_AVAIL)
3402
+ desc = &tx_q->dma_entx[tx_q->cur_tx].basic;
3403
+ else
3404
+ desc = &tx_q->dma_tx[tx_q->cur_tx];
3405
+
3406
+ tx_q->tx_count_frames = 0;
3407
+ stmmac_set_tx_ic(priv, desc);
3408
+ priv->xstats.tx_set_ic_bit++;
3409
+ }
3410
+
29593411 /* We've used all descriptors we need for this skb, however,
29603412 * advance cur_tx so that it references a fresh descriptor.
29613413 * ndo_start_xmit will fill this descriptor the next time it's
29623414 * called and stmmac_tx_clean may clean up to this descriptor.
29633415 */
2964
- tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, DMA_TX_SIZE);
3416
+ tx_q->cur_tx = STMMAC_GET_ENTRY(tx_q->cur_tx, priv->dma_tx_size);
29653417
29663418 if (unlikely(stmmac_tx_avail(priv, queue) <= (MAX_SKB_FRAGS + 1))) {
29673419 netif_dbg(priv, hw, priv->dev, "%s: stop transmitted packets\n",
....@@ -2973,18 +3425,8 @@
29733425 priv->xstats.tx_tso_frames++;
29743426 priv->xstats.tx_tso_nfrags += nfrags;
29753427
2976
- /* Manage tx mitigation */
2977
- tx_q->tx_count_frames += nfrags + 1;
2978
- if (likely(priv->tx_coal_frames > tx_q->tx_count_frames) &&
2979
- !(priv->synopsys_id >= DWMAC_CORE_4_00 &&
2980
- (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2981
- priv->hwts_tx_en)) {
2982
- stmmac_tx_timer_arm(priv, queue);
2983
- } else {
2984
- tx_q->tx_count_frames = 0;
2985
- stmmac_set_tx_ic(priv, desc);
2986
- priv->xstats.tx_set_ic_bit++;
2987
- }
3428
+ if (priv->sarc_type)
3429
+ stmmac_set_desc_sarc(priv, first, priv->sarc_type);
29883430
29893431 skb_tx_timestamp(skb);
29903432
....@@ -3023,16 +3465,18 @@
30233465 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
30243466 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
30253467 tx_q->cur_tx, first, nfrags);
3026
-
3027
- stmmac_display_ring(priv, (void *)tx_q->dma_tx, DMA_TX_SIZE, 0);
3028
-
30293468 pr_info(">>> frame to be transmitted: ");
30303469 print_pkt(skb->data, skb_headlen(skb));
30313470 }
30323471
30333472 netdev_tx_sent_queue(netdev_get_tx_queue(dev, queue), skb->len);
30343473
3035
- tx_q->tx_tail_addr = tx_q->dma_tx_phy + (tx_q->cur_tx * sizeof(*desc));
3474
+ if (tx_q->tbs & STMMAC_TBS_AVAIL)
3475
+ desc_size = sizeof(struct dma_edesc);
3476
+ else
3477
+ desc_size = sizeof(struct dma_desc);
3478
+
3479
+ tx_q->tx_tail_addr = tx_q->dma_tx_phy + (tx_q->cur_tx * desc_size);
30363480 stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue);
30373481 stmmac_tx_timer_arm(priv, queue);
30383482
....@@ -3055,20 +3499,22 @@
30553499 */
30563500 static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
30573501 {
3502
+ unsigned int first_entry, tx_packets, enh_desc;
30583503 struct stmmac_priv *priv = netdev_priv(dev);
30593504 unsigned int nopaged_len = skb_headlen(skb);
30603505 int i, csum_insertion = 0, is_jumbo = 0;
30613506 u32 queue = skb_get_queue_mapping(skb);
30623507 int nfrags = skb_shinfo(skb)->nr_frags;
30633508 int gso = skb_shinfo(skb)->gso_type;
3064
- int entry;
3065
- unsigned int first_entry;
3509
+ struct dma_edesc *tbs_desc = NULL;
3510
+ int entry, desc_size, first_tx;
30663511 struct dma_desc *desc, *first;
30673512 struct stmmac_tx_queue *tx_q;
3068
- unsigned int enh_desc;
3069
- unsigned int des;
3513
+ bool has_vlan, set_ic;
3514
+ dma_addr_t des;
30703515
30713516 tx_q = &priv->tx_queue[queue];
3517
+ first_tx = tx_q->cur_tx;
30723518
30733519 if (priv->tx_path_in_lpi_mode)
30743520 stmmac_disable_eee_mode(priv);
....@@ -3093,6 +3539,9 @@
30933539 return NETDEV_TX_BUSY;
30943540 }
30953541
3542
+ /* Check if VLAN can be inserted by HW */
3543
+ has_vlan = stmmac_vlan_insert(priv, skb, tx_q);
3544
+
30963545 entry = tx_q->cur_tx;
30973546 first_entry = entry;
30983547 WARN_ON(tx_q->tx_skbuff[first_entry]);
....@@ -3101,10 +3550,15 @@
31013550
31023551 if (likely(priv->extend_desc))
31033552 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
3553
+ else if (tx_q->tbs & STMMAC_TBS_AVAIL)
3554
+ desc = &tx_q->dma_entx[entry].basic;
31043555 else
31053556 desc = tx_q->dma_tx + entry;
31063557
31073558 first = desc;
3559
+
3560
+ if (has_vlan)
3561
+ stmmac_set_desc_vlan(priv, first, STMMAC_VLAN_INSERT);
31083562
31093563 enh_desc = priv->plat->enh_desc;
31103564 /* To program the descriptors according to the size of the frame */
....@@ -3122,11 +3576,13 @@
31223576 int len = skb_frag_size(frag);
31233577 bool last_segment = (i == (nfrags - 1));
31243578
3125
- entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
3579
+ entry = STMMAC_GET_ENTRY(entry, priv->dma_tx_size);
31263580 WARN_ON(tx_q->tx_skbuff[entry]);
31273581
31283582 if (likely(priv->extend_desc))
31293583 desc = (struct dma_desc *)(tx_q->dma_etx + entry);
3584
+ else if (tx_q->tbs & STMMAC_TBS_AVAIL)
3585
+ desc = &tx_q->dma_entx[entry].basic;
31303586 else
31313587 desc = tx_q->dma_tx + entry;
31323588
....@@ -3151,28 +3607,51 @@
31513607 /* Only the last descriptor gets to point to the skb. */
31523608 tx_q->tx_skbuff[entry] = skb;
31533609
3610
+ /* According to the coalesce parameter the IC bit for the latest
3611
+ * segment is reset and the timer re-started to clean the tx status.
3612
+ * This approach takes care about the fragments: desc is the first
3613
+ * element in case of no SG.
3614
+ */
3615
+ tx_packets = (entry + 1) - first_tx;
3616
+ tx_q->tx_count_frames += tx_packets;
3617
+
3618
+ if ((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) && priv->hwts_tx_en)
3619
+ set_ic = true;
3620
+ else if (!priv->tx_coal_frames)
3621
+ set_ic = false;
3622
+ else if (tx_packets > priv->tx_coal_frames)
3623
+ set_ic = true;
3624
+ else if ((tx_q->tx_count_frames % priv->tx_coal_frames) < tx_packets)
3625
+ set_ic = true;
3626
+ else
3627
+ set_ic = false;
3628
+
3629
+ if (set_ic) {
3630
+ if (likely(priv->extend_desc))
3631
+ desc = &tx_q->dma_etx[entry].basic;
3632
+ else if (tx_q->tbs & STMMAC_TBS_AVAIL)
3633
+ desc = &tx_q->dma_entx[entry].basic;
3634
+ else
3635
+ desc = &tx_q->dma_tx[entry];
3636
+
3637
+ tx_q->tx_count_frames = 0;
3638
+ stmmac_set_tx_ic(priv, desc);
3639
+ priv->xstats.tx_set_ic_bit++;
3640
+ }
3641
+
31543642 /* We've used all descriptors we need for this skb, however,
31553643 * advance cur_tx so that it references a fresh descriptor.
31563644 * ndo_start_xmit will fill this descriptor the next time it's
31573645 * called and stmmac_tx_clean may clean up to this descriptor.
31583646 */
3159
- entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
3647
+ entry = STMMAC_GET_ENTRY(entry, priv->dma_tx_size);
31603648 tx_q->cur_tx = entry;
31613649
31623650 if (netif_msg_pktdata(priv)) {
3163
- void *tx_head;
3164
-
31653651 netdev_dbg(priv->dev,
31663652 "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
31673653 __func__, tx_q->cur_tx, tx_q->dirty_tx, first_entry,
31683654 entry, first, nfrags);
3169
-
3170
- if (priv->extend_desc)
3171
- tx_head = (void *)tx_q->dma_etx;
3172
- else
3173
- tx_head = (void *)tx_q->dma_tx;
3174
-
3175
- stmmac_display_ring(priv, tx_head, DMA_TX_SIZE, false);
31763655
31773656 netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
31783657 print_pkt(skb->data, skb->len);
....@@ -3186,22 +3665,8 @@
31863665
31873666 dev->stats.tx_bytes += skb->len;
31883667
3189
- /* According to the coalesce parameter the IC bit for the latest
3190
- * segment is reset and the timer re-started to clean the tx status.
3191
- * This approach takes care about the fragments: desc is the first
3192
- * element in case of no SG.
3193
- */
3194
- tx_q->tx_count_frames += nfrags + 1;
3195
- if (likely(priv->tx_coal_frames > tx_q->tx_count_frames) &&
3196
- !(priv->synopsys_id >= DWMAC_CORE_4_00 &&
3197
- (skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
3198
- priv->hwts_tx_en)) {
3199
- stmmac_tx_timer_arm(priv, queue);
3200
- } else {
3201
- tx_q->tx_count_frames = 0;
3202
- stmmac_set_tx_ic(priv, desc);
3203
- priv->xstats.tx_set_ic_bit++;
3204
- }
3668
+ if (priv->sarc_type)
3669
+ stmmac_set_desc_sarc(priv, first, priv->sarc_type);
32053670
32063671 skb_tx_timestamp(skb);
32073672
....@@ -3233,11 +3698,18 @@
32333698
32343699 /* Prepare the first descriptor setting the OWN bit too */
32353700 stmmac_prepare_tx_desc(priv, first, 1, nopaged_len,
3236
- csum_insertion, priv->mode, 1, last_segment,
3701
+ csum_insertion, priv->mode, 0, last_segment,
32373702 skb->len);
3238
- } else {
3239
- stmmac_set_tx_owner(priv, first);
32403703 }
3704
+
3705
+ if (tx_q->tbs & STMMAC_TBS_EN) {
3706
+ struct timespec64 ts = ns_to_timespec64(skb->tstamp);
3707
+
3708
+ tbs_desc = &tx_q->dma_entx[first_entry];
3709
+ stmmac_set_desc_tbs(priv, tbs_desc, ts.tv_sec, ts.tv_nsec);
3710
+ }
3711
+
3712
+ stmmac_set_tx_owner(priv, first);
32413713
32423714 /* The own bit must be the latest setting done when prepare the
32433715 * descriptor and then barrier is needed to make sure that
....@@ -3249,7 +3721,14 @@
32493721
32503722 stmmac_enable_dma_transmission(priv, priv->ioaddr);
32513723
3252
- tx_q->tx_tail_addr = tx_q->dma_tx_phy + (tx_q->cur_tx * sizeof(*desc));
3724
+ if (likely(priv->extend_desc))
3725
+ desc_size = sizeof(struct dma_extended_desc);
3726
+ else if (tx_q->tbs & STMMAC_TBS_AVAIL)
3727
+ desc_size = sizeof(struct dma_edesc);
3728
+ else
3729
+ desc_size = sizeof(struct dma_desc);
3730
+
3731
+ tx_q->tx_tail_addr = tx_q->dma_tx_phy + (tx_q->cur_tx * desc_size);
32533732 stmmac_set_tx_tail_ptr(priv, priv->ioaddr, tx_q->tx_tail_addr, queue);
32543733 stmmac_tx_timer_arm(priv, queue);
32553734
....@@ -3283,15 +3762,6 @@
32833762 }
32843763 }
32853764
3286
-
3287
-static inline int stmmac_rx_threshold_count(struct stmmac_rx_queue *rx_q)
3288
-{
3289
- if (rx_q->rx_zeroc_thresh < STMMAC_RX_THRESH)
3290
- return 0;
3291
-
3292
- return 1;
3293
-}
3294
-
32953765 /**
32963766 * stmmac_rx_refill - refill used skb preallocated buffers
32973767 * @priv: driver private structure
....@@ -3302,63 +3772,115 @@
33023772 static inline void stmmac_rx_refill(struct stmmac_priv *priv, u32 queue)
33033773 {
33043774 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3305
- int dirty = stmmac_rx_dirty(priv, queue);
3775
+ int len, dirty = stmmac_rx_dirty(priv, queue);
33063776 unsigned int entry = rx_q->dirty_rx;
3777
+ gfp_t gfp = (GFP_ATOMIC | __GFP_NOWARN);
33073778
3308
- int bfsize = priv->dma_buf_sz;
3779
+ if (priv->dma_cap.addr64 <= 32)
3780
+ gfp |= GFP_DMA32;
3781
+
3782
+ len = DIV_ROUND_UP(priv->dma_buf_sz, PAGE_SIZE) * PAGE_SIZE;
33093783
33103784 while (dirty-- > 0) {
3785
+ struct stmmac_rx_buffer *buf = &rx_q->buf_pool[entry];
33113786 struct dma_desc *p;
3787
+ bool use_rx_wd;
33123788
33133789 if (priv->extend_desc)
33143790 p = (struct dma_desc *)(rx_q->dma_erx + entry);
33153791 else
33163792 p = rx_q->dma_rx + entry;
33173793
3318
- if (likely(!rx_q->rx_skbuff[entry])) {
3319
- struct sk_buff *skb;
3320
-
3321
- skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
3322
- if (unlikely(!skb)) {
3323
- /* so for a while no zero-copy! */
3324
- rx_q->rx_zeroc_thresh = STMMAC_RX_THRESH;
3325
- if (unlikely(net_ratelimit()))
3326
- dev_err(priv->device,
3327
- "fail to alloc skb entry %d\n",
3328
- entry);
3794
+ if (!buf->page) {
3795
+ buf->page = page_pool_alloc_pages(rx_q->page_pool, gfp);
3796
+ if (!buf->page)
33293797 break;
3330
- }
3331
-
3332
- rx_q->rx_skbuff[entry] = skb;
3333
- rx_q->rx_skbuff_dma[entry] =
3334
- dma_map_single(priv->device, skb->data, bfsize,
3335
- DMA_FROM_DEVICE);
3336
- if (dma_mapping_error(priv->device,
3337
- rx_q->rx_skbuff_dma[entry])) {
3338
- netdev_err(priv->dev, "Rx DMA map failed\n");
3339
- dev_kfree_skb(skb);
3340
- break;
3341
- }
3342
-
3343
- stmmac_set_desc_addr(priv, p, rx_q->rx_skbuff_dma[entry]);
3344
- stmmac_refill_desc3(priv, rx_q, p);
3345
-
3346
- if (rx_q->rx_zeroc_thresh > 0)
3347
- rx_q->rx_zeroc_thresh--;
3348
-
3349
- netif_dbg(priv, rx_status, priv->dev,
3350
- "refill entry #%d\n", entry);
33513798 }
3352
- dma_wmb();
33533799
3354
- stmmac_set_rx_owner(priv, p, priv->use_riwt);
3800
+ if (priv->sph && !buf->sec_page) {
3801
+ buf->sec_page = page_pool_alloc_pages(rx_q->page_pool, gfp);
3802
+ if (!buf->sec_page)
3803
+ break;
3804
+
3805
+ buf->sec_addr = page_pool_get_dma_addr(buf->sec_page);
3806
+ }
3807
+
3808
+ buf->addr = page_pool_get_dma_addr(buf->page);
3809
+ stmmac_set_desc_addr(priv, p, buf->addr);
3810
+ if (priv->sph)
3811
+ stmmac_set_desc_sec_addr(priv, p, buf->sec_addr, true);
3812
+ else
3813
+ stmmac_set_desc_sec_addr(priv, p, buf->sec_addr, false);
3814
+ stmmac_refill_desc3(priv, rx_q, p);
3815
+
3816
+ rx_q->rx_count_frames++;
3817
+ rx_q->rx_count_frames += priv->rx_coal_frames;
3818
+ if (rx_q->rx_count_frames > priv->rx_coal_frames)
3819
+ rx_q->rx_count_frames = 0;
3820
+
3821
+ use_rx_wd = !priv->rx_coal_frames;
3822
+ use_rx_wd |= rx_q->rx_count_frames > 0;
3823
+ if (!priv->use_riwt)
3824
+ use_rx_wd = false;
33553825
33563826 dma_wmb();
3827
+ stmmac_set_rx_owner(priv, p, use_rx_wd);
33573828
3358
- entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
3829
+ entry = STMMAC_GET_ENTRY(entry, priv->dma_rx_size);
33593830 }
33603831 rx_q->dirty_rx = entry;
3832
+ rx_q->rx_tail_addr = rx_q->dma_rx_phy +
3833
+ (rx_q->dirty_rx * sizeof(struct dma_desc));
33613834 stmmac_set_rx_tail_ptr(priv, priv->ioaddr, rx_q->rx_tail_addr, queue);
3835
+}
3836
+
3837
+static unsigned int stmmac_rx_buf1_len(struct stmmac_priv *priv,
3838
+ struct dma_desc *p,
3839
+ int status, unsigned int len)
3840
+{
3841
+ unsigned int plen = 0, hlen = 0;
3842
+ int coe = priv->hw->rx_csum;
3843
+
3844
+ /* Not first descriptor, buffer is always zero */
3845
+ if (priv->sph && len)
3846
+ return 0;
3847
+
3848
+ /* First descriptor, get split header length */
3849
+ stmmac_get_rx_header_len(priv, p, &hlen);
3850
+ if (priv->sph && hlen) {
3851
+ priv->xstats.rx_split_hdr_pkt_n++;
3852
+ return hlen;
3853
+ }
3854
+
3855
+ /* First descriptor, not last descriptor and not split header */
3856
+ if (status & rx_not_ls)
3857
+ return priv->dma_buf_sz;
3858
+
3859
+ plen = stmmac_get_rx_frame_len(priv, p, coe);
3860
+
3861
+ /* First descriptor and last descriptor and not split header */
3862
+ return min_t(unsigned int, priv->dma_buf_sz, plen);
3863
+}
3864
+
3865
+static unsigned int stmmac_rx_buf2_len(struct stmmac_priv *priv,
3866
+ struct dma_desc *p,
3867
+ int status, unsigned int len)
3868
+{
3869
+ int coe = priv->hw->rx_csum;
3870
+ unsigned int plen = 0;
3871
+
3872
+ /* Not split header, buffer is not available */
3873
+ if (!priv->sph)
3874
+ return 0;
3875
+
3876
+ /* Not last descriptor */
3877
+ if (status & rx_not_ls)
3878
+ return priv->dma_buf_sz;
3879
+
3880
+ plen = stmmac_get_rx_frame_len(priv, p, coe);
3881
+
3882
+ /* Last descriptor */
3883
+ return plen - len;
33623884 }
33633885
33643886 /**
....@@ -3373,30 +3895,54 @@
33733895 {
33743896 struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
33753897 struct stmmac_channel *ch = &priv->channel[queue];
3898
+ unsigned int count = 0, error = 0, len = 0;
3899
+ int status = 0, coe = priv->hw->rx_csum;
33763900 unsigned int next_entry = rx_q->cur_rx;
3377
- int coe = priv->hw->rx_csum;
3378
- unsigned int count = 0;
3379
- bool xmac;
3380
-
3381
- xmac = priv->plat->has_gmac4 || priv->plat->has_xgmac;
3901
+ unsigned int desc_size;
3902
+ struct sk_buff *skb = NULL;
33823903
33833904 if (netif_msg_rx_status(priv)) {
33843905 void *rx_head;
33853906
33863907 netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
3387
- if (priv->extend_desc)
3908
+ if (priv->extend_desc) {
33883909 rx_head = (void *)rx_q->dma_erx;
3389
- else
3910
+ desc_size = sizeof(struct dma_extended_desc);
3911
+ } else {
33903912 rx_head = (void *)rx_q->dma_rx;
3913
+ desc_size = sizeof(struct dma_desc);
3914
+ }
33913915
3392
- stmmac_display_ring(priv, rx_head, DMA_RX_SIZE, true);
3916
+ stmmac_display_ring(priv, rx_head, priv->dma_rx_size, true,
3917
+ rx_q->dma_rx_phy, desc_size);
33933918 }
33943919 while (count < limit) {
3395
- int entry, status;
3396
- struct dma_desc *p;
3397
- struct dma_desc *np;
3920
+ unsigned int buf1_len = 0, buf2_len = 0;
3921
+ enum pkt_hash_types hash_type;
3922
+ struct stmmac_rx_buffer *buf;
3923
+ struct dma_desc *np, *p;
3924
+ int entry;
3925
+ u32 hash;
33983926
3927
+ if (!count && rx_q->state_saved) {
3928
+ skb = rx_q->state.skb;
3929
+ error = rx_q->state.error;
3930
+ len = rx_q->state.len;
3931
+ } else {
3932
+ rx_q->state_saved = false;
3933
+ skb = NULL;
3934
+ error = 0;
3935
+ len = 0;
3936
+ }
3937
+
3938
+ if ((count >= limit - 1) && limit > 1)
3939
+ break;
3940
+
3941
+read_again:
3942
+ buf1_len = 0;
3943
+ buf2_len = 0;
33993944 entry = next_entry;
3945
+ buf = &rx_q->buf_pool[entry];
34003946
34013947 if (priv->extend_desc)
34023948 p = (struct dma_desc *)(rx_q->dma_erx + entry);
....@@ -3410,9 +3956,8 @@
34103956 if (unlikely(status & dma_own))
34113957 break;
34123958
3413
- count++;
3414
-
3415
- rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx, DMA_RX_SIZE);
3959
+ rx_q->cur_rx = STMMAC_GET_ENTRY(rx_q->cur_rx,
3960
+ priv->dma_rx_size);
34163961 next_entry = rx_q->cur_rx;
34173962
34183963 if (priv->extend_desc)
....@@ -3426,133 +3971,126 @@
34263971 stmmac_rx_extended_status(priv, &priv->dev->stats,
34273972 &priv->xstats, rx_q->dma_erx + entry);
34283973 if (unlikely(status == discard_frame)) {
3429
- priv->dev->stats.rx_errors++;
3430
- if (priv->hwts_rx_en && !priv->extend_desc) {
3431
- /* DESC2 & DESC3 will be overwritten by device
3432
- * with timestamp value, hence reinitialize
3433
- * them in stmmac_rx_refill() function so that
3434
- * device can reuse it.
3435
- */
3436
- dev_kfree_skb_any(rx_q->rx_skbuff[entry]);
3437
- rx_q->rx_skbuff[entry] = NULL;
3438
- dma_unmap_single(priv->device,
3439
- rx_q->rx_skbuff_dma[entry],
3440
- priv->dma_buf_sz,
3441
- DMA_FROM_DEVICE);
3442
- }
3443
- } else {
3444
- struct sk_buff *skb;
3445
- int frame_len;
3446
- unsigned int des;
3447
-
3448
- stmmac_get_desc_addr(priv, p, &des);
3449
- frame_len = stmmac_get_rx_frame_len(priv, p, coe);
3450
-
3451
- /* If frame length is greater than skb buffer size
3452
- * (preallocated during init) then the packet is
3453
- * ignored
3454
- */
3455
- if (frame_len > priv->dma_buf_sz) {
3456
- if (net_ratelimit())
3457
- netdev_err(priv->dev,
3458
- "len %d larger than size (%d)\n",
3459
- frame_len, priv->dma_buf_sz);
3460
- priv->dev->stats.rx_length_errors++;
3461
- continue;
3462
- }
3463
-
3464
- /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
3465
- * Type frames (LLC/LLC-SNAP)
3466
- *
3467
- * llc_snap is never checked in GMAC >= 4, so this ACS
3468
- * feature is always disabled and packets need to be
3469
- * stripped manually.
3470
- */
3471
- if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00) ||
3472
- unlikely(status != llc_snap))
3473
- frame_len -= ETH_FCS_LEN;
3474
-
3475
- if (netif_msg_rx_status(priv)) {
3476
- netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
3477
- p, entry, des);
3478
- netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
3479
- frame_len, status);
3480
- }
3481
-
3482
- /* The zero-copy is always used for all the sizes
3483
- * in case of GMAC4 because it needs
3484
- * to refill the used descriptors, always.
3485
- */
3486
- if (unlikely(!xmac &&
3487
- ((frame_len < priv->rx_copybreak) ||
3488
- stmmac_rx_threshold_count(rx_q)))) {
3489
- skb = netdev_alloc_skb_ip_align(priv->dev,
3490
- frame_len);
3491
- if (unlikely(!skb)) {
3492
- if (net_ratelimit())
3493
- dev_warn(priv->device,
3494
- "packet dropped\n");
3495
- priv->dev->stats.rx_dropped++;
3496
- continue;
3497
- }
3498
-
3499
- dma_sync_single_for_cpu(priv->device,
3500
- rx_q->rx_skbuff_dma
3501
- [entry], frame_len,
3502
- DMA_FROM_DEVICE);
3503
- skb_copy_to_linear_data(skb,
3504
- rx_q->
3505
- rx_skbuff[entry]->data,
3506
- frame_len);
3507
-
3508
- skb_put(skb, frame_len);
3509
- dma_sync_single_for_device(priv->device,
3510
- rx_q->rx_skbuff_dma
3511
- [entry], frame_len,
3512
- DMA_FROM_DEVICE);
3513
- } else {
3514
- skb = rx_q->rx_skbuff[entry];
3515
- if (unlikely(!skb)) {
3516
- if (net_ratelimit())
3517
- netdev_err(priv->dev,
3518
- "%s: Inconsistent Rx chain\n",
3519
- priv->dev->name);
3520
- priv->dev->stats.rx_dropped++;
3521
- continue;
3522
- }
3523
- prefetch(skb->data - NET_IP_ALIGN);
3524
- rx_q->rx_skbuff[entry] = NULL;
3525
- rx_q->rx_zeroc_thresh++;
3526
-
3527
- skb_put(skb, frame_len);
3528
- dma_unmap_single(priv->device,
3529
- rx_q->rx_skbuff_dma[entry],
3530
- priv->dma_buf_sz,
3531
- DMA_FROM_DEVICE);
3532
- }
3533
-
3534
- if (netif_msg_pktdata(priv)) {
3535
- netdev_dbg(priv->dev, "frame received (%dbytes)",
3536
- frame_len);
3537
- print_pkt(skb->data, frame_len);
3538
- }
3539
-
3540
- stmmac_get_rx_hwtstamp(priv, p, np, skb);
3541
-
3542
- stmmac_rx_vlan(priv->dev, skb);
3543
-
3544
- skb->protocol = eth_type_trans(skb, priv->dev);
3545
-
3546
- if (unlikely(!coe))
3547
- skb_checksum_none_assert(skb);
3548
- else
3549
- skb->ip_summed = CHECKSUM_UNNECESSARY;
3550
-
3551
- napi_gro_receive(&ch->napi, skb);
3552
-
3553
- priv->dev->stats.rx_packets++;
3554
- priv->dev->stats.rx_bytes += frame_len;
3974
+ page_pool_recycle_direct(rx_q->page_pool, buf->page);
3975
+ buf->page = NULL;
3976
+ error = 1;
3977
+ if (!priv->hwts_rx_en)
3978
+ priv->dev->stats.rx_errors++;
35553979 }
3980
+
3981
+ if (unlikely(error && (status & rx_not_ls)))
3982
+ goto read_again;
3983
+ if (unlikely(error)) {
3984
+ dev_kfree_skb(skb);
3985
+ skb = NULL;
3986
+ count++;
3987
+ continue;
3988
+ }
3989
+
3990
+ /* Buffer is good. Go on. */
3991
+
3992
+ prefetch(page_address(buf->page));
3993
+ if (buf->sec_page)
3994
+ prefetch(page_address(buf->sec_page));
3995
+
3996
+ buf1_len = stmmac_rx_buf1_len(priv, p, status, len);
3997
+ len += buf1_len;
3998
+ buf2_len = stmmac_rx_buf2_len(priv, p, status, len);
3999
+ len += buf2_len;
4000
+
4001
+ /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
4002
+ * Type frames (LLC/LLC-SNAP)
4003
+ *
4004
+ * llc_snap is never checked in GMAC >= 4, so this ACS
4005
+ * feature is always disabled and packets need to be
4006
+ * stripped manually.
4007
+ */
4008
+ if (likely(!(status & rx_not_ls)) &&
4009
+ (likely(priv->synopsys_id >= DWMAC_CORE_4_00) ||
4010
+ unlikely(status != llc_snap))) {
4011
+ if (buf2_len)
4012
+ buf2_len -= ETH_FCS_LEN;
4013
+ else
4014
+ buf1_len -= ETH_FCS_LEN;
4015
+
4016
+ len -= ETH_FCS_LEN;
4017
+ }
4018
+
4019
+ if (!skb) {
4020
+ skb = napi_alloc_skb(&ch->rx_napi, buf1_len);
4021
+ if (!skb) {
4022
+ priv->dev->stats.rx_dropped++;
4023
+ count++;
4024
+ goto drain_data;
4025
+ }
4026
+
4027
+ dma_sync_single_for_cpu(priv->device, buf->addr,
4028
+ buf1_len, DMA_FROM_DEVICE);
4029
+ skb_copy_to_linear_data(skb, page_address(buf->page),
4030
+ buf1_len);
4031
+ skb_put(skb, buf1_len);
4032
+
4033
+ /* Data payload copied into SKB, page ready for recycle */
4034
+ page_pool_recycle_direct(rx_q->page_pool, buf->page);
4035
+ buf->page = NULL;
4036
+ } else if (buf1_len) {
4037
+ dma_sync_single_for_cpu(priv->device, buf->addr,
4038
+ buf1_len, DMA_FROM_DEVICE);
4039
+ skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags,
4040
+ buf->page, 0, buf1_len,
4041
+ priv->dma_buf_sz);
4042
+
4043
+ /* Data payload appended into SKB */
4044
+ page_pool_release_page(rx_q->page_pool, buf->page);
4045
+ buf->page = NULL;
4046
+ }
4047
+
4048
+ if (buf2_len) {
4049
+ dma_sync_single_for_cpu(priv->device, buf->sec_addr,
4050
+ buf2_len, DMA_FROM_DEVICE);
4051
+ skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags,
4052
+ buf->sec_page, 0, buf2_len,
4053
+ priv->dma_buf_sz);
4054
+
4055
+ /* Data payload appended into SKB */
4056
+ page_pool_release_page(rx_q->page_pool, buf->sec_page);
4057
+ buf->sec_page = NULL;
4058
+ }
4059
+
4060
+drain_data:
4061
+ if (likely(status & rx_not_ls))
4062
+ goto read_again;
4063
+ if (!skb)
4064
+ continue;
4065
+
4066
+ /* Got entire packet into SKB. Finish it. */
4067
+
4068
+ stmmac_get_rx_hwtstamp(priv, p, np, skb);
4069
+ stmmac_rx_vlan(priv->dev, skb);
4070
+ skb->protocol = eth_type_trans(skb, priv->dev);
4071
+
4072
+ if (unlikely(!coe))
4073
+ skb_checksum_none_assert(skb);
4074
+ else
4075
+ skb->ip_summed = CHECKSUM_UNNECESSARY;
4076
+
4077
+ if (!stmmac_get_rx_hash(priv, p, &hash, &hash_type))
4078
+ skb_set_hash(skb, hash, hash_type);
4079
+
4080
+ skb_record_rx_queue(skb, queue);
4081
+ napi_gro_receive(&ch->rx_napi, skb);
4082
+ skb = NULL;
4083
+
4084
+ priv->dev->stats.rx_packets++;
4085
+ priv->dev->stats.rx_bytes += len;
4086
+ count++;
4087
+ }
4088
+
4089
+ if (status & rx_not_ls || skb) {
4090
+ rx_q->state_saved = true;
4091
+ rx_q->state.skb = skb;
4092
+ rx_q->state.error = error;
4093
+ rx_q->state.len = len;
35564094 }
35574095
35584096 stmmac_rx_refill(priv, queue);
....@@ -3562,40 +4100,47 @@
35624100 return count;
35634101 }
35644102
3565
-/**
3566
- * stmmac_poll - stmmac poll method (NAPI)
3567
- * @napi : pointer to the napi structure.
3568
- * @budget : maximum number of packets that the current CPU can receive from
3569
- * all interfaces.
3570
- * Description :
3571
- * To look at the incoming frames and clear the tx resources.
3572
- */
3573
-static int stmmac_napi_poll(struct napi_struct *napi, int budget)
4103
+static int stmmac_napi_poll_rx(struct napi_struct *napi, int budget)
35744104 {
35754105 struct stmmac_channel *ch =
3576
- container_of(napi, struct stmmac_channel, napi);
4106
+ container_of(napi, struct stmmac_channel, rx_napi);
35774107 struct stmmac_priv *priv = ch->priv_data;
3578
- int work_done, rx_done = 0, tx_done = 0;
35794108 u32 chan = ch->index;
4109
+ int work_done;
35804110
35814111 priv->xstats.napi_poll++;
35824112
3583
- if (ch->has_tx)
3584
- tx_done = stmmac_tx_clean(priv, budget, chan);
3585
- if (ch->has_rx)
3586
- rx_done = stmmac_rx(priv, budget, chan);
4113
+ work_done = stmmac_rx(priv, budget, chan);
4114
+ if (work_done < budget && napi_complete_done(napi, work_done)) {
4115
+ unsigned long flags;
35874116
3588
- work_done = max(rx_done, tx_done);
4117
+ spin_lock_irqsave(&ch->lock, flags);
4118
+ stmmac_enable_dma_irq(priv, priv->ioaddr, chan, 1, 0);
4119
+ spin_unlock_irqrestore(&ch->lock, flags);
4120
+ }
4121
+
4122
+ return work_done;
4123
+}
4124
+
4125
+static int stmmac_napi_poll_tx(struct napi_struct *napi, int budget)
4126
+{
4127
+ struct stmmac_channel *ch =
4128
+ container_of(napi, struct stmmac_channel, tx_napi);
4129
+ struct stmmac_priv *priv = ch->priv_data;
4130
+ u32 chan = ch->index;
4131
+ int work_done;
4132
+
4133
+ priv->xstats.napi_poll++;
4134
+
4135
+ work_done = stmmac_tx_clean(priv, priv->dma_tx_size, chan);
35894136 work_done = min(work_done, budget);
35904137
35914138 if (work_done < budget && napi_complete_done(napi, work_done)) {
3592
- int stat;
4139
+ unsigned long flags;
35934140
3594
- stmmac_enable_dma_irq(priv, priv->ioaddr, chan);
3595
- stat = stmmac_dma_interrupt_status(priv, priv->ioaddr,
3596
- &priv->xstats, chan);
3597
- if (stat && napi_reschedule(napi))
3598
- stmmac_disable_dma_irq(priv, priv->ioaddr, chan);
4141
+ spin_lock_irqsave(&ch->lock, flags);
4142
+ stmmac_enable_dma_irq(priv, priv->ioaddr, chan, 0, 1);
4143
+ spin_unlock_irqrestore(&ch->lock, flags);
35994144 }
36004145
36014146 return work_done;
....@@ -3604,12 +4149,13 @@
36044149 /**
36054150 * stmmac_tx_timeout
36064151 * @dev : Pointer to net device structure
4152
+ * @txqueue: the index of the hanging transmit queue
36074153 * Description: this function is called when a packet transmission fails to
36084154 * complete within a reasonable time. The driver will mark the error in the
36094155 * netdev structure and arrange for the device to be reset to a sane state
36104156 * in order to transmit a new packet.
36114157 */
3612
-static void stmmac_tx_timeout(struct net_device *dev)
4158
+static void stmmac_tx_timeout(struct net_device *dev, unsigned int txqueue)
36134159 {
36144160 struct stmmac_priv *priv = netdev_priv(dev);
36154161
....@@ -3706,6 +4252,8 @@
37064252 netdev_features_t features)
37074253 {
37084254 struct stmmac_priv *priv = netdev_priv(netdev);
4255
+ bool sph_en;
4256
+ u32 chan;
37094257
37104258 /* Keep the COE Type in case of csum is supporting */
37114259 if (features & NETIF_F_RXCSUM)
....@@ -3716,6 +4264,10 @@
37164264 * fixed in case of issue.
37174265 */
37184266 stmmac_rx_ipc(priv, priv->hw);
4267
+
4268
+ sph_en = (priv->hw->rx_csum > 0) && priv->sph;
4269
+ for (chan = 0; chan < priv->plat->rx_queues_to_use; chan++)
4270
+ stmmac_enable_sph(priv, priv->ioaddr, sph_en, chan);
37194271
37204272 return 0;
37214273 }
....@@ -3757,7 +4309,6 @@
37574309 /* To handle GMAC own interrupts */
37584310 if ((priv->plat->has_gmac) || xmac) {
37594311 int status = stmmac_host_irq_status(priv, priv->hw, &priv->xstats);
3760
- int mtl_status;
37614312
37624313 if (unlikely(status)) {
37634314 /* For LPI we need to save the tx status */
....@@ -3768,17 +4319,8 @@
37684319 }
37694320
37704321 for (queue = 0; queue < queues_count; queue++) {
3771
- struct stmmac_rx_queue *rx_q = &priv->rx_queue[queue];
3772
-
3773
- mtl_status = stmmac_host_mtl_irq_status(priv, priv->hw,
3774
- queue);
3775
- if (mtl_status != -EINVAL)
3776
- status |= mtl_status;
3777
-
3778
- if (status & CORE_IRQ_MTL_RX_OVERFLOW)
3779
- stmmac_set_rx_tail_ptr(priv, priv->ioaddr,
3780
- rx_q->rx_tail_addr,
3781
- queue);
4322
+ status = stmmac_host_mtl_irq_status(priv, priv->hw,
4323
+ queue);
37824324 }
37834325
37844326 /* PCS link status */
....@@ -3819,6 +4361,7 @@
38194361 */
38204362 static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
38214363 {
4364
+ struct stmmac_priv *priv = netdev_priv (dev);
38224365 int ret = -EOPNOTSUPP;
38234366
38244367 if (!netif_running(dev))
....@@ -3828,9 +4371,7 @@
38284371 case SIOCGMIIPHY:
38294372 case SIOCGMIIREG:
38304373 case SIOCSMIIREG:
3831
- if (!dev->phydev)
3832
- return -EINVAL;
3833
- ret = phy_mii_ioctl(dev->phydev, rq, cmd);
4374
+ ret = phylink_mii_ioctl(priv->phylink, rq, cmd);
38344375 break;
38354376 case SIOCSHWTSTAMP:
38364377 ret = stmmac_hwtstamp_set(dev, rq);
....@@ -3851,12 +4392,17 @@
38514392 struct stmmac_priv *priv = cb_priv;
38524393 int ret = -EOPNOTSUPP;
38534394
4395
+ if (!tc_cls_can_offload_and_chain0(priv->dev, type_data))
4396
+ return ret;
4397
+
38544398 stmmac_disable_all_queues(priv);
38554399
38564400 switch (type) {
38574401 case TC_SETUP_CLSU32:
3858
- if (tc_cls_can_offload_and_chain0(priv->dev, type_data))
3859
- ret = stmmac_tc_setup_cls_u32(priv, priv, type_data);
4402
+ ret = stmmac_tc_setup_cls_u32(priv, priv, type_data);
4403
+ break;
4404
+ case TC_SETUP_CLSFLOWER:
4405
+ ret = stmmac_tc_setup_cls(priv, priv, type_data);
38604406 break;
38614407 default:
38624408 break;
....@@ -3866,23 +4412,7 @@
38664412 return ret;
38674413 }
38684414
3869
-static int stmmac_setup_tc_block(struct stmmac_priv *priv,
3870
- struct tc_block_offload *f)
3871
-{
3872
- if (f->binder_type != TCF_BLOCK_BINDER_TYPE_CLSACT_INGRESS)
3873
- return -EOPNOTSUPP;
3874
-
3875
- switch (f->command) {
3876
- case TC_BLOCK_BIND:
3877
- return tcf_block_cb_register(f->block, stmmac_setup_tc_block_cb,
3878
- priv, priv, f->extack);
3879
- case TC_BLOCK_UNBIND:
3880
- tcf_block_cb_unregister(f->block, stmmac_setup_tc_block_cb, priv);
3881
- return 0;
3882
- default:
3883
- return -EOPNOTSUPP;
3884
- }
3885
-}
4415
+static LIST_HEAD(stmmac_block_cb_list);
38864416
38874417 static int stmmac_setup_tc(struct net_device *ndev, enum tc_setup_type type,
38884418 void *type_data)
....@@ -3891,17 +4421,23 @@
38914421
38924422 switch (type) {
38934423 case TC_SETUP_BLOCK:
3894
- return stmmac_setup_tc_block(priv, type_data);
4424
+ return flow_block_cb_setup_simple(type_data,
4425
+ &stmmac_block_cb_list,
4426
+ stmmac_setup_tc_block_cb,
4427
+ priv, priv, true);
38954428 case TC_SETUP_QDISC_CBS:
38964429 return stmmac_tc_setup_cbs(priv, priv, type_data);
4430
+ case TC_SETUP_QDISC_TAPRIO:
4431
+ return stmmac_tc_setup_taprio(priv, priv, type_data);
4432
+ case TC_SETUP_QDISC_ETF:
4433
+ return stmmac_tc_setup_etf(priv, priv, type_data);
38974434 default:
38984435 return -EOPNOTSUPP;
38994436 }
39004437 }
39014438
39024439 static u16 stmmac_select_queue(struct net_device *dev, struct sk_buff *skb,
3903
- struct net_device *sb_dev,
3904
- select_queue_fallback_t fallback)
4440
+ struct net_device *sb_dev)
39054441 {
39064442 int gso = skb_shinfo(skb)->gso_type;
39074443
....@@ -3915,7 +4451,7 @@
39154451 return 0;
39164452 }
39174453
3918
- return fallback(dev, skb, NULL) % dev->real_num_tx_queues;
4454
+ return netdev_pick_tx(dev, skb, NULL) % dev->real_num_tx_queues;
39194455 }
39204456
39214457 static int stmmac_set_mac_address(struct net_device *ndev, void *addr)
....@@ -3923,11 +4459,20 @@
39234459 struct stmmac_priv *priv = netdev_priv(ndev);
39244460 int ret = 0;
39254461
4462
+ ret = pm_runtime_get_sync(priv->device);
4463
+ if (ret < 0) {
4464
+ pm_runtime_put_noidle(priv->device);
4465
+ return ret;
4466
+ }
4467
+
39264468 ret = eth_mac_addr(ndev, addr);
39274469 if (ret)
3928
- return ret;
4470
+ goto set_mac_error;
39294471
39304472 stmmac_set_umac_addr(priv, priv->hw, ndev->dev_addr, 0);
4473
+
4474
+set_mac_error:
4475
+ pm_runtime_put(priv->device);
39314476
39324477 return ret;
39334478 }
....@@ -3936,24 +4481,27 @@
39364481 static struct dentry *stmmac_fs_dir;
39374482
39384483 static void sysfs_display_ring(void *head, int size, int extend_desc,
3939
- struct seq_file *seq)
4484
+ struct seq_file *seq, dma_addr_t dma_phy_addr)
39404485 {
39414486 int i;
39424487 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
39434488 struct dma_desc *p = (struct dma_desc *)head;
4489
+ dma_addr_t dma_addr;
39444490
39454491 for (i = 0; i < size; i++) {
39464492 if (extend_desc) {
3947
- seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
3948
- i, (unsigned int)virt_to_phys(ep),
4493
+ dma_addr = dma_phy_addr + i * sizeof(*ep);
4494
+ seq_printf(seq, "%d [%pad]: 0x%x 0x%x 0x%x 0x%x\n",
4495
+ i, &dma_addr,
39494496 le32_to_cpu(ep->basic.des0),
39504497 le32_to_cpu(ep->basic.des1),
39514498 le32_to_cpu(ep->basic.des2),
39524499 le32_to_cpu(ep->basic.des3));
39534500 ep++;
39544501 } else {
3955
- seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
3956
- i, (unsigned int)virt_to_phys(p),
4502
+ dma_addr = dma_phy_addr + i * sizeof(*p);
4503
+ seq_printf(seq, "%d [%pad]: 0x%x 0x%x 0x%x 0x%x\n",
4504
+ i, &dma_addr,
39574505 le32_to_cpu(p->des0), le32_to_cpu(p->des1),
39584506 le32_to_cpu(p->des2), le32_to_cpu(p->des3));
39594507 p++;
....@@ -3962,7 +4510,7 @@
39624510 }
39634511 }
39644512
3965
-static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
4513
+static int stmmac_rings_status_show(struct seq_file *seq, void *v)
39664514 {
39674515 struct net_device *dev = seq->private;
39684516 struct stmmac_priv *priv = netdev_priv(dev);
....@@ -3981,11 +4529,11 @@
39814529 if (priv->extend_desc) {
39824530 seq_printf(seq, "Extended descriptor ring:\n");
39834531 sysfs_display_ring((void *)rx_q->dma_erx,
3984
- DMA_RX_SIZE, 1, seq);
4532
+ priv->dma_rx_size, 1, seq, rx_q->dma_rx_phy);
39854533 } else {
39864534 seq_printf(seq, "Descriptor ring:\n");
39874535 sysfs_display_ring((void *)rx_q->dma_rx,
3988
- DMA_RX_SIZE, 0, seq);
4536
+ priv->dma_rx_size, 0, seq, rx_q->dma_rx_phy);
39894537 }
39904538 }
39914539
....@@ -3997,33 +4545,19 @@
39974545 if (priv->extend_desc) {
39984546 seq_printf(seq, "Extended descriptor ring:\n");
39994547 sysfs_display_ring((void *)tx_q->dma_etx,
4000
- DMA_TX_SIZE, 1, seq);
4001
- } else {
4548
+ priv->dma_tx_size, 1, seq, tx_q->dma_tx_phy);
4549
+ } else if (!(tx_q->tbs & STMMAC_TBS_AVAIL)) {
40024550 seq_printf(seq, "Descriptor ring:\n");
40034551 sysfs_display_ring((void *)tx_q->dma_tx,
4004
- DMA_TX_SIZE, 0, seq);
4552
+ priv->dma_tx_size, 0, seq, tx_q->dma_tx_phy);
40054553 }
40064554 }
40074555
40084556 return 0;
40094557 }
4558
+DEFINE_SHOW_ATTRIBUTE(stmmac_rings_status);
40104559
4011
-static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
4012
-{
4013
- return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
4014
-}
4015
-
4016
-/* Debugfs files, should appear in /sys/kernel/debug/stmmaceth/eth0 */
4017
-
4018
-static const struct file_operations stmmac_rings_status_fops = {
4019
- .owner = THIS_MODULE,
4020
- .open = stmmac_sysfs_ring_open,
4021
- .read = seq_read,
4022
- .llseek = seq_lseek,
4023
- .release = single_release,
4024
-};
4025
-
4026
-static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
4560
+static int stmmac_dma_cap_show(struct seq_file *seq, void *v)
40274561 {
40284562 struct net_device *dev = seq->private;
40294563 struct stmmac_priv *priv = netdev_priv(dev);
....@@ -4081,64 +4615,94 @@
40814615 priv->dma_cap.number_rx_channel);
40824616 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
40834617 priv->dma_cap.number_tx_channel);
4618
+ seq_printf(seq, "\tNumber of Additional RX queues: %d\n",
4619
+ priv->dma_cap.number_rx_queues);
4620
+ seq_printf(seq, "\tNumber of Additional TX queues: %d\n",
4621
+ priv->dma_cap.number_tx_queues);
40844622 seq_printf(seq, "\tEnhanced descriptors: %s\n",
40854623 (priv->dma_cap.enh_desc) ? "Y" : "N");
4086
-
4624
+ seq_printf(seq, "\tTX Fifo Size: %d\n", priv->dma_cap.tx_fifo_size);
4625
+ seq_printf(seq, "\tRX Fifo Size: %d\n", priv->dma_cap.rx_fifo_size);
4626
+ seq_printf(seq, "\tHash Table Size: %d\n", priv->dma_cap.hash_tb_sz);
4627
+ seq_printf(seq, "\tTSO: %s\n", priv->dma_cap.tsoen ? "Y" : "N");
4628
+ seq_printf(seq, "\tNumber of PPS Outputs: %d\n",
4629
+ priv->dma_cap.pps_out_num);
4630
+ seq_printf(seq, "\tSafety Features: %s\n",
4631
+ priv->dma_cap.asp ? "Y" : "N");
4632
+ seq_printf(seq, "\tFlexible RX Parser: %s\n",
4633
+ priv->dma_cap.frpsel ? "Y" : "N");
4634
+ seq_printf(seq, "\tEnhanced Addressing: %d\n",
4635
+ priv->dma_cap.addr64);
4636
+ seq_printf(seq, "\tReceive Side Scaling: %s\n",
4637
+ priv->dma_cap.rssen ? "Y" : "N");
4638
+ seq_printf(seq, "\tVLAN Hash Filtering: %s\n",
4639
+ priv->dma_cap.vlhash ? "Y" : "N");
4640
+ seq_printf(seq, "\tSplit Header: %s\n",
4641
+ priv->dma_cap.sphen ? "Y" : "N");
4642
+ seq_printf(seq, "\tVLAN TX Insertion: %s\n",
4643
+ priv->dma_cap.vlins ? "Y" : "N");
4644
+ seq_printf(seq, "\tDouble VLAN: %s\n",
4645
+ priv->dma_cap.dvlan ? "Y" : "N");
4646
+ seq_printf(seq, "\tNumber of L3/L4 Filters: %d\n",
4647
+ priv->dma_cap.l3l4fnum);
4648
+ seq_printf(seq, "\tARP Offloading: %s\n",
4649
+ priv->dma_cap.arpoffsel ? "Y" : "N");
4650
+ seq_printf(seq, "\tEnhancements to Scheduled Traffic (EST): %s\n",
4651
+ priv->dma_cap.estsel ? "Y" : "N");
4652
+ seq_printf(seq, "\tFrame Preemption (FPE): %s\n",
4653
+ priv->dma_cap.fpesel ? "Y" : "N");
4654
+ seq_printf(seq, "\tTime-Based Scheduling (TBS): %s\n",
4655
+ priv->dma_cap.tbssel ? "Y" : "N");
40874656 return 0;
40884657 }
4658
+DEFINE_SHOW_ATTRIBUTE(stmmac_dma_cap);
40894659
4090
-static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
4660
+/* Use network device events to rename debugfs file entries.
4661
+ */
4662
+static int stmmac_device_event(struct notifier_block *unused,
4663
+ unsigned long event, void *ptr)
40914664 {
4092
- return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
4665
+ struct net_device *dev = netdev_notifier_info_to_dev(ptr);
4666
+ struct stmmac_priv *priv = netdev_priv(dev);
4667
+
4668
+ if (dev->netdev_ops != &stmmac_netdev_ops)
4669
+ goto done;
4670
+
4671
+ switch (event) {
4672
+ case NETDEV_CHANGENAME:
4673
+ if (priv->dbgfs_dir)
4674
+ priv->dbgfs_dir = debugfs_rename(stmmac_fs_dir,
4675
+ priv->dbgfs_dir,
4676
+ stmmac_fs_dir,
4677
+ dev->name);
4678
+ break;
4679
+ }
4680
+done:
4681
+ return NOTIFY_DONE;
40934682 }
40944683
4095
-static const struct file_operations stmmac_dma_cap_fops = {
4096
- .owner = THIS_MODULE,
4097
- .open = stmmac_sysfs_dma_cap_open,
4098
- .read = seq_read,
4099
- .llseek = seq_lseek,
4100
- .release = single_release,
4684
+static struct notifier_block stmmac_notifier = {
4685
+ .notifier_call = stmmac_device_event,
41014686 };
41024687
4103
-static int stmmac_init_fs(struct net_device *dev)
4688
+static void stmmac_init_fs(struct net_device *dev)
41044689 {
41054690 struct stmmac_priv *priv = netdev_priv(dev);
4691
+
4692
+ rtnl_lock();
41064693
41074694 /* Create per netdev entries */
41084695 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
41094696
4110
- if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
4111
- netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
4112
-
4113
- return -ENOMEM;
4114
- }
4115
-
41164697 /* Entry to report DMA RX/TX rings */
4117
- priv->dbgfs_rings_status =
4118
- debugfs_create_file("descriptors_status", 0444,
4119
- priv->dbgfs_dir, dev,
4120
- &stmmac_rings_status_fops);
4121
-
4122
- if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
4123
- netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
4124
- debugfs_remove_recursive(priv->dbgfs_dir);
4125
-
4126
- return -ENOMEM;
4127
- }
4698
+ debugfs_create_file("descriptors_status", 0444, priv->dbgfs_dir, dev,
4699
+ &stmmac_rings_status_fops);
41284700
41294701 /* Entry to report the DMA HW features */
4130
- priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", 0444,
4131
- priv->dbgfs_dir,
4132
- dev, &stmmac_dma_cap_fops);
4702
+ debugfs_create_file("dma_cap", 0444, priv->dbgfs_dir, dev,
4703
+ &stmmac_dma_cap_fops);
41334704
4134
- if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
4135
- netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
4136
- debugfs_remove_recursive(priv->dbgfs_dir);
4137
-
4138
- return -ENOMEM;
4139
- }
4140
-
4141
- return 0;
4705
+ rtnl_unlock();
41424706 }
41434707
41444708 static void stmmac_exit_fs(struct net_device *dev)
....@@ -4148,6 +4712,111 @@
41484712 debugfs_remove_recursive(priv->dbgfs_dir);
41494713 }
41504714 #endif /* CONFIG_DEBUG_FS */
4715
+
4716
+static u32 stmmac_vid_crc32_le(__le16 vid_le)
4717
+{
4718
+ unsigned char *data = (unsigned char *)&vid_le;
4719
+ unsigned char data_byte = 0;
4720
+ u32 crc = ~0x0;
4721
+ u32 temp = 0;
4722
+ int i, bits;
4723
+
4724
+ bits = get_bitmask_order(VLAN_VID_MASK);
4725
+ for (i = 0; i < bits; i++) {
4726
+ if ((i % 8) == 0)
4727
+ data_byte = data[i / 8];
4728
+
4729
+ temp = ((crc & 1) ^ data_byte) & 1;
4730
+ crc >>= 1;
4731
+ data_byte >>= 1;
4732
+
4733
+ if (temp)
4734
+ crc ^= 0xedb88320;
4735
+ }
4736
+
4737
+ return crc;
4738
+}
4739
+
4740
+static int stmmac_vlan_update(struct stmmac_priv *priv, bool is_double)
4741
+{
4742
+ u32 crc, hash = 0;
4743
+ __le16 pmatch = 0;
4744
+ int count = 0;
4745
+ u16 vid = 0;
4746
+
4747
+ for_each_set_bit(vid, priv->active_vlans, VLAN_N_VID) {
4748
+ __le16 vid_le = cpu_to_le16(vid);
4749
+ crc = bitrev32(~stmmac_vid_crc32_le(vid_le)) >> 28;
4750
+ hash |= (1 << crc);
4751
+ count++;
4752
+ }
4753
+
4754
+ if (!priv->dma_cap.vlhash) {
4755
+ if (count > 2) /* VID = 0 always passes filter */
4756
+ return -EOPNOTSUPP;
4757
+
4758
+ pmatch = cpu_to_le16(vid);
4759
+ hash = 0;
4760
+ }
4761
+
4762
+ return stmmac_update_vlan_hash(priv, priv->hw, hash, pmatch, is_double);
4763
+}
4764
+
4765
+static int stmmac_vlan_rx_add_vid(struct net_device *ndev, __be16 proto, u16 vid)
4766
+{
4767
+ struct stmmac_priv *priv = netdev_priv(ndev);
4768
+ bool is_double = false;
4769
+ int ret;
4770
+
4771
+ if (be16_to_cpu(proto) == ETH_P_8021AD)
4772
+ is_double = true;
4773
+
4774
+ set_bit(vid, priv->active_vlans);
4775
+ ret = stmmac_vlan_update(priv, is_double);
4776
+ if (ret) {
4777
+ clear_bit(vid, priv->active_vlans);
4778
+ return ret;
4779
+ }
4780
+
4781
+ if (priv->hw->num_vlan) {
4782
+ ret = stmmac_add_hw_vlan_rx_fltr(priv, ndev, priv->hw, proto, vid);
4783
+ if (ret)
4784
+ return ret;
4785
+ }
4786
+
4787
+ return 0;
4788
+}
4789
+
4790
+static int stmmac_vlan_rx_kill_vid(struct net_device *ndev, __be16 proto, u16 vid)
4791
+{
4792
+ struct stmmac_priv *priv = netdev_priv(ndev);
4793
+ bool is_double = false;
4794
+ int ret;
4795
+
4796
+ ret = pm_runtime_get_sync(priv->device);
4797
+ if (ret < 0) {
4798
+ pm_runtime_put_noidle(priv->device);
4799
+ return ret;
4800
+ }
4801
+
4802
+ if (be16_to_cpu(proto) == ETH_P_8021AD)
4803
+ is_double = true;
4804
+
4805
+ clear_bit(vid, priv->active_vlans);
4806
+
4807
+ if (priv->hw->num_vlan) {
4808
+ ret = stmmac_del_hw_vlan_rx_fltr(priv, ndev, priv->hw, proto, vid);
4809
+ if (ret)
4810
+ goto del_vlan_error;
4811
+ }
4812
+
4813
+ ret = stmmac_vlan_update(priv, is_double);
4814
+
4815
+del_vlan_error:
4816
+ pm_runtime_put(priv->device);
4817
+
4818
+ return ret;
4819
+}
41514820
41524821 static const struct net_device_ops stmmac_netdev_ops = {
41534822 .ndo_open = stmmac_open,
....@@ -4165,6 +4834,8 @@
41654834 .ndo_poll_controller = stmmac_poll_controller,
41664835 #endif
41674836 .ndo_set_mac_address = stmmac_set_mac_address,
4837
+ .ndo_vlan_rx_add_vid = stmmac_vlan_rx_add_vid,
4838
+ .ndo_vlan_rx_kill_vid = stmmac_vlan_rx_kill_vid,
41684839 };
41694840
41704841 static void stmmac_reset_subtask(struct stmmac_priv *priv)
....@@ -4183,7 +4854,7 @@
41834854
41844855 set_bit(STMMAC_DOWN, &priv->state);
41854856 dev_close(priv->dev);
4186
- dev_open(priv->dev);
4857
+ dev_open(priv->dev, NULL);
41874858 clear_bit(STMMAC_DOWN, &priv->state);
41884859 clear_bit(STMMAC_RESETING, &priv->state);
41894860 rtnl_unlock();
....@@ -4233,6 +4904,12 @@
42334904 priv->plat->enh_desc = priv->dma_cap.enh_desc;
42344905 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
42354906 priv->hw->pmt = priv->plat->pmt;
4907
+ if (priv->dma_cap.hash_tb_sz) {
4908
+ priv->hw->multicast_filter_bins =
4909
+ (BIT(priv->dma_cap.hash_tb_sz) << 5);
4910
+ priv->hw->mcast_bits_log2 =
4911
+ ilog2(priv->hw->multicast_filter_bins);
4912
+ }
42364913
42374914 /* TXCOE doesn't work in thresh DMA mode */
42384915 if (priv->plat->force_thresh_dma_mode)
....@@ -4269,6 +4946,9 @@
42694946 if (priv->dma_cap.tsoen)
42704947 dev_info(priv->device, "TSO supported\n");
42714948
4949
+ priv->hw->vlan_fail_q_en = priv->plat->vlan_fail_q_en;
4950
+ priv->hw->vlan_fail_q = priv->plat->vlan_fail_q;
4951
+
42724952 /* Run HW quirks, if any */
42734953 if (priv->hwif_quirks) {
42744954 ret = priv->hwif_quirks(priv);
....@@ -4291,6 +4971,92 @@
42914971 return 0;
42924972 }
42934973
4974
+static void stmmac_napi_add(struct net_device *dev)
4975
+{
4976
+ struct stmmac_priv *priv = netdev_priv(dev);
4977
+ u32 queue, maxq;
4978
+
4979
+ maxq = max(priv->plat->rx_queues_to_use, priv->plat->tx_queues_to_use);
4980
+
4981
+ for (queue = 0; queue < maxq; queue++) {
4982
+ struct stmmac_channel *ch = &priv->channel[queue];
4983
+ int rx_budget = ((priv->plat->dma_rx_size < NAPI_POLL_WEIGHT) &&
4984
+ (priv->plat->dma_rx_size > 0)) ?
4985
+ priv->plat->dma_rx_size : NAPI_POLL_WEIGHT;
4986
+ int tx_budget = ((priv->plat->dma_tx_size < NAPI_POLL_WEIGHT) &&
4987
+ (priv->plat->dma_tx_size > 0)) ?
4988
+ priv->plat->dma_tx_size : NAPI_POLL_WEIGHT;
4989
+
4990
+ ch->priv_data = priv;
4991
+ ch->index = queue;
4992
+ spin_lock_init(&ch->lock);
4993
+
4994
+ if (queue < priv->plat->rx_queues_to_use) {
4995
+ netif_napi_add(dev, &ch->rx_napi, stmmac_napi_poll_rx,
4996
+ rx_budget);
4997
+ }
4998
+ if (queue < priv->plat->tx_queues_to_use) {
4999
+ netif_tx_napi_add(dev, &ch->tx_napi,
5000
+ stmmac_napi_poll_tx, tx_budget);
5001
+ }
5002
+ }
5003
+}
5004
+
5005
+static void stmmac_napi_del(struct net_device *dev)
5006
+{
5007
+ struct stmmac_priv *priv = netdev_priv(dev);
5008
+ u32 queue, maxq;
5009
+
5010
+ maxq = max(priv->plat->rx_queues_to_use, priv->plat->tx_queues_to_use);
5011
+
5012
+ for (queue = 0; queue < maxq; queue++) {
5013
+ struct stmmac_channel *ch = &priv->channel[queue];
5014
+
5015
+ if (queue < priv->plat->rx_queues_to_use)
5016
+ netif_napi_del(&ch->rx_napi);
5017
+ if (queue < priv->plat->tx_queues_to_use)
5018
+ netif_napi_del(&ch->tx_napi);
5019
+ }
5020
+}
5021
+
5022
+int stmmac_reinit_queues(struct net_device *dev, u32 rx_cnt, u32 tx_cnt)
5023
+{
5024
+ struct stmmac_priv *priv = netdev_priv(dev);
5025
+ int ret = 0;
5026
+
5027
+ if (netif_running(dev))
5028
+ stmmac_release(dev);
5029
+
5030
+ stmmac_napi_del(dev);
5031
+
5032
+ priv->plat->rx_queues_to_use = rx_cnt;
5033
+ priv->plat->tx_queues_to_use = tx_cnt;
5034
+
5035
+ stmmac_napi_add(dev);
5036
+
5037
+ if (netif_running(dev))
5038
+ ret = stmmac_open(dev);
5039
+
5040
+ return ret;
5041
+}
5042
+
5043
+int stmmac_reinit_ringparam(struct net_device *dev, u32 rx_size, u32 tx_size)
5044
+{
5045
+ struct stmmac_priv *priv = netdev_priv(dev);
5046
+ int ret = 0;
5047
+
5048
+ if (netif_running(dev))
5049
+ stmmac_release(dev);
5050
+
5051
+ priv->dma_rx_size = rx_size;
5052
+ priv->dma_tx_size = tx_size;
5053
+
5054
+ if (netif_running(dev))
5055
+ ret = stmmac_open(dev);
5056
+
5057
+ return ret;
5058
+}
5059
+
42945060 /**
42955061 * stmmac_dvr_probe
42965062 * @device: device pointer
....@@ -4307,12 +5073,11 @@
43075073 {
43085074 struct net_device *ndev = NULL;
43095075 struct stmmac_priv *priv;
4310
- u32 queue, maxq;
4311
- int ret = 0;
5076
+ u32 rxq;
5077
+ int i, ret = 0;
43125078
4313
- ndev = alloc_etherdev_mqs(sizeof(struct stmmac_priv),
4314
- MTL_MAX_TX_QUEUES,
4315
- MTL_MAX_RX_QUEUES);
5079
+ ndev = devm_alloc_etherdev_mqs(device, sizeof(struct stmmac_priv),
5080
+ MTL_MAX_TX_QUEUES, MTL_MAX_RX_QUEUES);
43165081 if (!ndev)
43175082 return -ENOMEM;
43185083
....@@ -4332,7 +5097,7 @@
43325097 priv->wol_irq = res->wol_irq;
43335098 priv->lpi_irq = res->lpi_irq;
43345099
4335
- if (res->mac)
5100
+ if (!IS_ERR_OR_NULL(res->mac))
43365101 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
43375102
43385103 dev_set_drvdata(device, priv->dev);
....@@ -4344,8 +5109,7 @@
43445109 priv->wq = create_singlethread_workqueue("stmmac_wq");
43455110 if (!priv->wq) {
43465111 dev_err(priv->device, "failed to create workqueue\n");
4347
- ret = -ENOMEM;
4348
- goto error_wq;
5112
+ return -ENOMEM;
43495113 }
43505114
43515115 INIT_WORK(&priv->service_task, stmmac_service_task);
....@@ -4373,10 +5137,6 @@
43735137
43745138 stmmac_check_ether_addr(priv);
43755139
4376
- /* Configure real RX and TX queues */
4377
- netif_set_real_num_rx_queues(ndev, priv->plat->rx_queues_to_use);
4378
- netif_set_real_num_tx_queues(ndev, priv->plat->tx_queues_to_use);
4379
-
43805140 ndev->netdev_ops = &stmmac_netdev_ops;
43815141
43825142 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
....@@ -4394,20 +5154,79 @@
43945154 priv->tso = true;
43955155 dev_info(priv->device, "TSO feature enabled\n");
43965156 }
5157
+
5158
+ if (priv->dma_cap.sphen && !priv->plat->sph_disable) {
5159
+ ndev->hw_features |= NETIF_F_GRO;
5160
+ if (!priv->plat->sph_disable) {
5161
+ priv->sph = true;
5162
+ dev_info(priv->device, "SPH feature enabled\n");
5163
+ }
5164
+ }
5165
+
5166
+ /* The current IP register MAC_HW_Feature1[ADDR64] only define
5167
+ * 32/40/64 bit width, but some SOC support others like i.MX8MP
5168
+ * support 34 bits but it map to 40 bits width in MAC_HW_Feature1[ADDR64].
5169
+ * So overwrite dma_cap.addr64 according to HW real design.
5170
+ */
5171
+ if (priv->plat->addr64)
5172
+ priv->dma_cap.addr64 = priv->plat->addr64;
5173
+
5174
+ if (priv->dma_cap.addr64) {
5175
+ ret = dma_set_mask_and_coherent(device,
5176
+ DMA_BIT_MASK(priv->dma_cap.addr64));
5177
+ if (!ret) {
5178
+ dev_info(priv->device, "Using %d bits DMA width\n",
5179
+ priv->dma_cap.addr64);
5180
+
5181
+ /*
5182
+ * If more than 32 bits can be addressed, make sure to
5183
+ * enable enhanced addressing mode.
5184
+ */
5185
+ if (IS_ENABLED(CONFIG_ARCH_DMA_ADDR_T_64BIT))
5186
+ priv->plat->dma_cfg->eame = true;
5187
+ } else {
5188
+ ret = dma_set_mask_and_coherent(device, DMA_BIT_MASK(32));
5189
+ if (ret) {
5190
+ dev_err(priv->device, "Failed to set DMA Mask\n");
5191
+ goto error_hw_init;
5192
+ }
5193
+
5194
+ priv->dma_cap.addr64 = 32;
5195
+ }
5196
+ }
5197
+
43975198 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
43985199 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
43995200 #ifdef STMMAC_VLAN_TAG_USED
44005201 /* Both mac100 and gmac support receive VLAN tag detection */
44015202 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_STAG_RX;
5203
+ if (priv->dma_cap.vlhash) {
5204
+ ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
5205
+ ndev->features |= NETIF_F_HW_VLAN_STAG_FILTER;
5206
+ }
5207
+ if (priv->dma_cap.vlins) {
5208
+ ndev->features |= NETIF_F_HW_VLAN_CTAG_TX;
5209
+ if (priv->dma_cap.dvlan)
5210
+ ndev->features |= NETIF_F_HW_VLAN_STAG_TX;
5211
+ }
44025212 #endif
44035213 priv->msg_enable = netif_msg_init(debug, default_msg_level);
44045214
5215
+ /* Initialize RSS */
5216
+ rxq = priv->plat->rx_queues_to_use;
5217
+ netdev_rss_key_fill(priv->rss.key, sizeof(priv->rss.key));
5218
+ for (i = 0; i < ARRAY_SIZE(priv->rss.table); i++)
5219
+ priv->rss.table[i] = ethtool_rxfh_indir_default(i, rxq);
5220
+
5221
+ if (priv->dma_cap.rssen && priv->plat->rss_en)
5222
+ ndev->features |= NETIF_F_RXHASH;
5223
+
44055224 /* MTU range: 46 - hw-specific max */
44065225 ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
4407
- if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
4408
- ndev->max_mtu = JUMBO_LEN;
4409
- else if (priv->plat->has_xgmac)
5226
+ if (priv->plat->has_xgmac)
44105227 ndev->max_mtu = XGMAC_JUMBO_LEN;
5228
+ else if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
5229
+ ndev->max_mtu = JUMBO_LEN;
44115230 else
44125231 ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
44135232 /* Will not overwrite ndev->max_mtu if plat->maxmtu > ndev->max_mtu
....@@ -4425,22 +5244,7 @@
44255244 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
44265245
44275246 /* Setup channels NAPI */
4428
- maxq = max(priv->plat->rx_queues_to_use, priv->plat->tx_queues_to_use);
4429
-
4430
- for (queue = 0; queue < maxq; queue++) {
4431
- struct stmmac_channel *ch = &priv->channel[queue];
4432
-
4433
- ch->priv_data = priv;
4434
- ch->index = queue;
4435
-
4436
- if (queue < priv->plat->rx_queues_to_use)
4437
- ch->has_rx = true;
4438
- if (queue < priv->plat->tx_queues_to_use)
4439
- ch->has_tx = true;
4440
-
4441
- netif_napi_add(ndev, &ch->napi, stmmac_napi_poll,
4442
- NAPI_POLL_WEIGHT);
4443
- }
5247
+ stmmac_napi_add(ndev);
44445248
44455249 mutex_init(&priv->lock);
44465250
....@@ -4450,15 +5254,18 @@
44505254 * set the MDC clock dynamically according to the csr actual
44515255 * clock input.
44525256 */
4453
- if (!priv->plat->clk_csr)
4454
- stmmac_clk_csr_set(priv);
4455
- else
5257
+ if (priv->plat->clk_csr >= 0)
44565258 priv->clk_csr = priv->plat->clk_csr;
5259
+ else
5260
+ stmmac_clk_csr_set(priv);
44575261
44585262 stmmac_check_pcs_mode(priv);
44595263
4460
- if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4461
- priv->hw->pcs != STMMAC_PCS_TBI &&
5264
+ pm_runtime_get_noresume(device);
5265
+ pm_runtime_set_active(device);
5266
+ pm_runtime_enable(device);
5267
+
5268
+ if (priv->hw->pcs != STMMAC_PCS_TBI &&
44625269 priv->hw->pcs != STMMAC_PCS_RTBI) {
44635270 /* MDIO bus Registration */
44645271 ret = stmmac_mdio_register(ndev);
....@@ -4470,6 +5277,12 @@
44705277 }
44715278 }
44725279
5280
+ ret = stmmac_phy_setup(priv);
5281
+ if (ret) {
5282
+ netdev_err(ndev, "failed to setup phy (%d)\n", ret);
5283
+ goto error_phy_setup;
5284
+ }
5285
+
44735286 ret = register_netdev(ndev);
44745287 if (ret) {
44755288 dev_err(priv->device, "%s: ERROR %i registering the device\n",
....@@ -4478,29 +5291,29 @@
44785291 }
44795292
44805293 #ifdef CONFIG_DEBUG_FS
4481
- ret = stmmac_init_fs(ndev);
4482
- if (ret < 0)
4483
- netdev_warn(priv->dev, "%s: failed debugFS registration\n",
4484
- __func__);
5294
+ stmmac_init_fs(ndev);
44855295 #endif
5296
+
5297
+ /* Let pm_runtime_put() disable the clocks.
5298
+ * If CONFIG_PM is not enabled, the clocks will stay powered.
5299
+ */
5300
+ pm_runtime_put(device);
5301
+
5302
+ //add
5303
+ phy_register_fixup_for_uid(RTL_8211F_PHY_ID, RTL_8211F_PHY_ID_MASK, rtl8211F_led_control);
44865304
44875305 return ret;
44885306
44895307 error_netdev_register:
4490
- if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4491
- priv->hw->pcs != STMMAC_PCS_TBI &&
5308
+ phylink_destroy(priv->phylink);
5309
+error_phy_setup:
5310
+ if (priv->hw->pcs != STMMAC_PCS_TBI &&
44925311 priv->hw->pcs != STMMAC_PCS_RTBI)
44935312 stmmac_mdio_unregister(ndev);
44945313 error_mdio_register:
4495
- for (queue = 0; queue < maxq; queue++) {
4496
- struct stmmac_channel *ch = &priv->channel[queue];
4497
-
4498
- netif_napi_del(&ch->napi);
4499
- }
5314
+ stmmac_napi_del(ndev);
45005315 error_hw_init:
45015316 destroy_workqueue(priv->wq);
4502
-error_wq:
4503
- free_netdev(ndev);
45045317
45055318 return ret;
45065319 }
....@@ -4519,25 +5332,30 @@
45195332
45205333 netdev_info(priv->dev, "%s: removing driver", __func__);
45215334
4522
-#ifdef CONFIG_DEBUG_FS
4523
- stmmac_exit_fs(ndev);
4524
-#endif
45255335 stmmac_stop_all_dma(priv);
4526
-
45275336 stmmac_mac_set(priv, priv->ioaddr, false);
45285337 netif_carrier_off(ndev);
45295338 unregister_netdev(ndev);
5339
+
5340
+ /* Serdes power down needs to happen after VLAN filter
5341
+ * is deleted that is triggered by unregister_netdev().
5342
+ */
5343
+ if (priv->plat->serdes_powerdown)
5344
+ priv->plat->serdes_powerdown(ndev, priv->plat->bsp_priv);
5345
+
5346
+#ifdef CONFIG_DEBUG_FS
5347
+ stmmac_exit_fs(ndev);
5348
+#endif
5349
+ phylink_destroy(priv->phylink);
45305350 if (priv->plat->stmmac_rst)
45315351 reset_control_assert(priv->plat->stmmac_rst);
4532
- clk_disable_unprepare(priv->plat->pclk);
4533
- clk_disable_unprepare(priv->plat->stmmac_clk);
4534
- if (priv->hw->pcs != STMMAC_PCS_RGMII &&
4535
- priv->hw->pcs != STMMAC_PCS_TBI &&
5352
+ pm_runtime_put(dev);
5353
+ pm_runtime_disable(dev);
5354
+ if (priv->hw->pcs != STMMAC_PCS_TBI &&
45365355 priv->hw->pcs != STMMAC_PCS_RTBI)
45375356 stmmac_mdio_unregister(ndev);
45385357 destroy_workqueue(priv->wq);
45395358 mutex_destroy(&priv->lock);
4540
- free_netdev(ndev);
45415359
45425360 return 0;
45435361 }
....@@ -4559,8 +5377,7 @@
45595377 if (!ndev || !netif_running(ndev))
45605378 return 0;
45615379
4562
- if (ndev->phydev)
4563
- phy_stop(ndev->phydev);
5380
+ phylink_mac_change(priv->phylink, false);
45645381
45655382 mutex_lock(&priv->lock);
45665383
....@@ -4579,31 +5396,38 @@
45795396 /* Stop TX/RX DMA */
45805397 stmmac_stop_all_dma(priv);
45815398
5399
+ if (priv->plat->serdes_powerdown)
5400
+ priv->plat->serdes_powerdown(ndev, priv->plat->bsp_priv);
5401
+
45825402 /* Enable Power down mode by programming the PMT regs */
4583
- if (device_may_wakeup(priv->device)) {
5403
+ if (device_may_wakeup(priv->device) && priv->plat->pmt) {
45845404 stmmac_pmt(priv, priv->hw, priv->wolopts);
45855405 priv->irq_wake = 1;
45865406 } else {
5407
+ mutex_unlock(&priv->lock);
5408
+ rtnl_lock();
5409
+ if (device_may_wakeup(priv->device))
5410
+ phylink_speed_down(priv->phylink, false);
5411
+ if (priv->plat->integrated_phy_power)
5412
+ priv->plat->integrated_phy_power(priv->plat->bsp_priv,
5413
+ false);
5414
+ phylink_stop(priv->phylink);
5415
+ rtnl_unlock();
5416
+ mutex_lock(&priv->lock);
5417
+
45875418 stmmac_mac_set(priv, priv->ioaddr, false);
45885419 pinctrl_pm_select_sleep_state(priv->device);
4589
- /* Disable clock in case of PWM is off */
4590
- if (priv->plat->clk_ptp_ref)
4591
- clk_disable_unprepare(priv->plat->clk_ptp_ref);
4592
- clk_disable_unprepare(priv->plat->pclk);
4593
- clk_disable_unprepare(priv->plat->stmmac_clk);
45945420 }
45955421 mutex_unlock(&priv->lock);
45965422
4597
- priv->oldlink = false;
45985423 priv->speed = SPEED_UNKNOWN;
4599
- priv->oldduplex = DUPLEX_UNKNOWN;
46005424 return 0;
46015425 }
46025426 EXPORT_SYMBOL_GPL(stmmac_suspend);
46035427
46045428 /**
46055429 * stmmac_reset_queues_param - reset queue parameters
4606
- * @dev: device pointer
5430
+ * @priv: device pointer
46075431 */
46085432 static void stmmac_reset_queues_param(struct stmmac_priv *priv)
46095433 {
....@@ -4624,6 +5448,8 @@
46245448 tx_q->cur_tx = 0;
46255449 tx_q->dirty_tx = 0;
46265450 tx_q->mss = 0;
5451
+
5452
+ netdev_tx_reset_queue(netdev_get_tx_queue(priv->dev, queue));
46275453 }
46285454 }
46295455
....@@ -4637,34 +5463,49 @@
46375463 {
46385464 struct net_device *ndev = dev_get_drvdata(dev);
46395465 struct stmmac_priv *priv = netdev_priv(ndev);
5466
+ int ret;
46405467
46415468 if (!netif_running(ndev))
46425469 return 0;
46435470
4644
- printk("troy test %s start .... \n",__func__);
46455471 /* Power Down bit, into the PM register, is cleared
46465472 * automatically as soon as a magic packet or a Wake-up frame
46475473 * is received. Anyway, it's better to manually clear
46485474 * this bit because it can generate problems while resuming
46495475 * from another devices (e.g. serial console).
46505476 */
4651
- if (device_may_wakeup(priv->device)) {
5477
+ if (device_may_wakeup(priv->device) && priv->plat->pmt) {
46525478 mutex_lock(&priv->lock);
46535479 stmmac_pmt(priv, priv->hw, 0);
46545480 mutex_unlock(&priv->lock);
46555481 priv->irq_wake = 0;
46565482 } else {
46575483 pinctrl_pm_select_default_state(priv->device);
4658
- /* enable the clk previously disabled */
4659
- clk_prepare_enable(priv->plat->stmmac_clk);
4660
- clk_prepare_enable(priv->plat->pclk);
4661
- if (priv->plat->clk_ptp_ref)
4662
- clk_prepare_enable(priv->plat->clk_ptp_ref);
46635484 /* reset the phy so that it's ready */
46645485 if (priv->mii)
46655486 stmmac_mdio_reset(priv->mii);
5487
+ if (priv->plat->integrated_phy_power)
5488
+ priv->plat->integrated_phy_power(priv->plat->bsp_priv,
5489
+ true);
46665490 }
46675491
5492
+ if (priv->plat->serdes_powerup) {
5493
+ ret = priv->plat->serdes_powerup(ndev,
5494
+ priv->plat->bsp_priv);
5495
+
5496
+ if (ret < 0)
5497
+ return ret;
5498
+ }
5499
+
5500
+ if (!device_may_wakeup(priv->device) || !priv->plat->pmt) {
5501
+ rtnl_lock();
5502
+ phylink_start(priv->phylink);
5503
+ /* We may have called phylink_speed_down before */
5504
+ phylink_speed_up(priv->phylink);
5505
+ rtnl_unlock();
5506
+ }
5507
+
5508
+ rtnl_lock();
46685509 mutex_lock(&priv->lock);
46695510
46705511 stmmac_reset_queues_param(priv);
....@@ -4672,20 +5513,26 @@
46725513 stmmac_free_tx_skbufs(priv);
46735514 stmmac_clear_descriptors(priv);
46745515
5516
+#if 1
5517
+ printk("ben -------resume add 2s delay time.\n");
5518
+ mdelay(2000);
5519
+
5520
+#endif
5521
+
46755522 stmmac_hw_setup(ndev, false);
4676
- stmmac_init_tx_coalesce(priv);
5523
+ stmmac_init_coalesce(priv);
46775524 stmmac_set_rx_mode(ndev);
5525
+
5526
+ stmmac_restore_hw_vlan_rx_fltr(priv, ndev, priv->hw);
46785527
46795528 stmmac_enable_all_queues(priv);
46805529
4681
- netif_device_attach(ndev);
4682
-
46835530 mutex_unlock(&priv->lock);
5531
+ rtnl_unlock();
46845532
4685
- if (ndev->phydev)
4686
- phy_start(ndev->phydev);
4687
- printk("troy test %s end .... \n",__func__);
4688
- rtl8211F_led_control(ndev->phydev);
5533
+ phylink_mac_change(priv->phylink, true);
5534
+
5535
+ netif_device_attach(ndev);
46895536
46905537 return 0;
46915538 }
....@@ -4697,7 +5544,7 @@
46975544 char *opt;
46985545
46995546 if (!str || !*str)
4700
- return -EINVAL;
5547
+ return 1;
47015548 while ((opt = strsep(&str, ",")) != NULL) {
47025549 if (!strncmp(opt, "debug:", 6)) {
47035550 if (kstrtoint(opt + 6, 0, &debug))
....@@ -4728,11 +5575,11 @@
47285575 goto err;
47295576 }
47305577 }
4731
- return 0;
5578
+ return 1;
47325579
47335580 err:
47345581 pr_err("%s: ERROR broken module parameter conversion", __func__);
4735
- return -EINVAL;
5582
+ return 1;
47365583 }
47375584
47385585 __setup("stmmaceth=", stmmac_cmdline_opt);
....@@ -4742,16 +5589,9 @@
47425589 {
47435590 #ifdef CONFIG_DEBUG_FS
47445591 /* Create debugfs main directory if it doesn't exist yet */
4745
- if (!stmmac_fs_dir) {
5592
+ if (!stmmac_fs_dir)
47465593 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
4747
-
4748
- if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
4749
- pr_err("ERROR %s, debugfs create directory failed\n",
4750
- STMMAC_RESOURCE_NAME);
4751
-
4752
- return -ENOMEM;
4753
- }
4754
- }
5594
+ register_netdevice_notifier(&stmmac_notifier);
47555595 #endif
47565596
47575597 return 0;
....@@ -4760,6 +5600,7 @@
47605600 static void __exit stmmac_exit(void)
47615601 {
47625602 #ifdef CONFIG_DEBUG_FS
5603
+ unregister_netdevice_notifier(&stmmac_notifier);
47635604 debugfs_remove_recursive(stmmac_fs_dir);
47645605 #endif
47655606 }