.. | .. |
---|
9 | 9 | }, |
---|
10 | 10 | { |
---|
11 | 11 | "EventCode": "0xB7", |
---|
12 | | - "MSRValue": "0x0100400070 ", |
---|
| 12 | + "MSRValue": "0x0100400070", |
---|
13 | 13 | "Counter": "0,1", |
---|
14 | 14 | "UMask": "0x1", |
---|
15 | 15 | "EventName": "OFFCORE_RESPONSE.ANY_PF_L2.MCDRAM_FAR", |
---|
16 | 16 | "MSRIndex": "0x1a6,0x1a7", |
---|
17 | 17 | "SampleAfterValue": "100007", |
---|
18 | | - "BriefDescription": "Counts any Prefetch requests that accounts for data responses from MCDRAM Far or Other tile L2 hit far. ", |
---|
| 18 | + "BriefDescription": "Counts any Prefetch requests that accounts for data responses from MCDRAM Far or Other tile L2 hit far.", |
---|
19 | 19 | "Offcore": "1" |
---|
20 | 20 | }, |
---|
21 | 21 | { |
---|
22 | 22 | "EventCode": "0xB7", |
---|
23 | | - "MSRValue": "0x0080200070 ", |
---|
| 23 | + "MSRValue": "0x0080200070", |
---|
24 | 24 | "Counter": "0,1", |
---|
25 | 25 | "UMask": "0x1", |
---|
26 | 26 | "EventName": "OFFCORE_RESPONSE.ANY_PF_L2.MCDRAM_NEAR", |
---|
.. | .. |
---|
31 | 31 | }, |
---|
32 | 32 | { |
---|
33 | 33 | "EventCode": "0xB7", |
---|
34 | | - "MSRValue": "0x0101000070 ", |
---|
| 34 | + "MSRValue": "0x0101000070", |
---|
35 | 35 | "Counter": "0,1", |
---|
36 | 36 | "UMask": "0x1", |
---|
37 | 37 | "EventName": "OFFCORE_RESPONSE.ANY_PF_L2.DDR_FAR", |
---|
38 | 38 | "MSRIndex": "0x1a6,0x1a7", |
---|
39 | 39 | "SampleAfterValue": "100007", |
---|
40 | | - "BriefDescription": "Counts any Prefetch requests that accounts for data responses from DRAM Far. ", |
---|
| 40 | + "BriefDescription": "Counts any Prefetch requests that accounts for data responses from DRAM Far.", |
---|
41 | 41 | "Offcore": "1" |
---|
42 | 42 | }, |
---|
43 | 43 | { |
---|
44 | 44 | "EventCode": "0xB7", |
---|
45 | | - "MSRValue": "0x0080800070 ", |
---|
| 45 | + "MSRValue": "0x0080800070", |
---|
46 | 46 | "Counter": "0,1", |
---|
47 | 47 | "UMask": "0x1", |
---|
48 | 48 | "EventName": "OFFCORE_RESPONSE.ANY_PF_L2.DDR_NEAR", |
---|
.. | .. |
---|
53 | 53 | }, |
---|
54 | 54 | { |
---|
55 | 55 | "EventCode": "0xB7", |
---|
56 | | - "MSRValue": "0x01004032f7 ", |
---|
| 56 | + "MSRValue": "0x01004032f7", |
---|
57 | 57 | "Counter": "0,1", |
---|
58 | 58 | "UMask": "0x1", |
---|
59 | 59 | "EventName": "OFFCORE_RESPONSE.ANY_READ.MCDRAM_FAR", |
---|
60 | 60 | "MSRIndex": "0x1a6,0x1a7", |
---|
61 | 61 | "SampleAfterValue": "100007", |
---|
62 | | - "BriefDescription": "Counts any Read request that accounts for data responses from MCDRAM Far or Other tile L2 hit far. ", |
---|
| 62 | + "BriefDescription": "Counts any Read request that accounts for data responses from MCDRAM Far or Other tile L2 hit far.", |
---|
63 | 63 | "Offcore": "1" |
---|
64 | 64 | }, |
---|
65 | 65 | { |
---|
66 | 66 | "EventCode": "0xB7", |
---|
67 | | - "MSRValue": "0x00802032f7 ", |
---|
| 67 | + "MSRValue": "0x00802032f7", |
---|
68 | 68 | "Counter": "0,1", |
---|
69 | 69 | "UMask": "0x1", |
---|
70 | 70 | "EventName": "OFFCORE_RESPONSE.ANY_READ.MCDRAM_NEAR", |
---|
.. | .. |
---|
75 | 75 | }, |
---|
76 | 76 | { |
---|
77 | 77 | "EventCode": "0xB7", |
---|
78 | | - "MSRValue": "0x01010032f7 ", |
---|
| 78 | + "MSRValue": "0x01010032f7", |
---|
79 | 79 | "Counter": "0,1", |
---|
80 | 80 | "UMask": "0x1", |
---|
81 | 81 | "EventName": "OFFCORE_RESPONSE.ANY_READ.DDR_FAR", |
---|
82 | 82 | "MSRIndex": "0x1a6,0x1a7", |
---|
83 | 83 | "SampleAfterValue": "100007", |
---|
84 | | - "BriefDescription": "Counts any Read request that accounts for data responses from DRAM Far. ", |
---|
| 84 | + "BriefDescription": "Counts any Read request that accounts for data responses from DRAM Far.", |
---|
85 | 85 | "Offcore": "1" |
---|
86 | 86 | }, |
---|
87 | 87 | { |
---|
88 | 88 | "EventCode": "0xB7", |
---|
89 | | - "MSRValue": "0x00808032f7 ", |
---|
| 89 | + "MSRValue": "0x00808032f7", |
---|
90 | 90 | "Counter": "0,1", |
---|
91 | 91 | "UMask": "0x1", |
---|
92 | 92 | "EventName": "OFFCORE_RESPONSE.ANY_READ.DDR_NEAR", |
---|
.. | .. |
---|
97 | 97 | }, |
---|
98 | 98 | { |
---|
99 | 99 | "EventCode": "0xB7", |
---|
100 | | - "MSRValue": "0x0100400044 ", |
---|
| 100 | + "MSRValue": "0x0100400044", |
---|
101 | 101 | "Counter": "0,1", |
---|
102 | 102 | "UMask": "0x1", |
---|
103 | 103 | "EventName": "OFFCORE_RESPONSE.ANY_CODE_RD.MCDRAM_FAR", |
---|
104 | 104 | "MSRIndex": "0x1a6,0x1a7", |
---|
105 | 105 | "SampleAfterValue": "100007", |
---|
106 | | - "BriefDescription": "Counts Demand code reads and prefetch code read requests that accounts for data responses from MCDRAM Far or Other tile L2 hit far. ", |
---|
| 106 | + "BriefDescription": "Counts Demand code reads and prefetch code read requests that accounts for data responses from MCDRAM Far or Other tile L2 hit far.", |
---|
107 | 107 | "Offcore": "1" |
---|
108 | 108 | }, |
---|
109 | 109 | { |
---|
110 | 110 | "EventCode": "0xB7", |
---|
111 | | - "MSRValue": "0x0080200044 ", |
---|
| 111 | + "MSRValue": "0x0080200044", |
---|
112 | 112 | "Counter": "0,1", |
---|
113 | 113 | "UMask": "0x1", |
---|
114 | 114 | "EventName": "OFFCORE_RESPONSE.ANY_CODE_RD.MCDRAM_NEAR", |
---|
.. | .. |
---|
119 | 119 | }, |
---|
120 | 120 | { |
---|
121 | 121 | "EventCode": "0xB7", |
---|
122 | | - "MSRValue": "0x0101000044 ", |
---|
| 122 | + "MSRValue": "0x0101000044", |
---|
123 | 123 | "Counter": "0,1", |
---|
124 | 124 | "UMask": "0x1", |
---|
125 | 125 | "EventName": "OFFCORE_RESPONSE.ANY_CODE_RD.DDR_FAR", |
---|
126 | 126 | "MSRIndex": "0x1a6,0x1a7", |
---|
127 | 127 | "SampleAfterValue": "100007", |
---|
128 | | - "BriefDescription": "Counts Demand code reads and prefetch code read requests that accounts for data responses from DRAM Far. ", |
---|
| 128 | + "BriefDescription": "Counts Demand code reads and prefetch code read requests that accounts for data responses from DRAM Far.", |
---|
129 | 129 | "Offcore": "1" |
---|
130 | 130 | }, |
---|
131 | 131 | { |
---|
132 | 132 | "EventCode": "0xB7", |
---|
133 | | - "MSRValue": "0x0080800044 ", |
---|
| 133 | + "MSRValue": "0x0080800044", |
---|
134 | 134 | "Counter": "0,1", |
---|
135 | 135 | "UMask": "0x1", |
---|
136 | 136 | "EventName": "OFFCORE_RESPONSE.ANY_CODE_RD.DDR_NEAR", |
---|
.. | .. |
---|
141 | 141 | }, |
---|
142 | 142 | { |
---|
143 | 143 | "EventCode": "0xB7", |
---|
144 | | - "MSRValue": "0x0100400022 ", |
---|
| 144 | + "MSRValue": "0x0100400022", |
---|
145 | 145 | "Counter": "0,1", |
---|
146 | 146 | "UMask": "0x1", |
---|
147 | 147 | "EventName": "OFFCORE_RESPONSE.ANY_RFO.MCDRAM_FAR", |
---|
148 | 148 | "MSRIndex": "0x1a6,0x1a7", |
---|
149 | 149 | "SampleAfterValue": "100007", |
---|
150 | | - "BriefDescription": "Counts Demand cacheable data write requests that accounts for data responses from MCDRAM Far or Other tile L2 hit far. ", |
---|
| 150 | + "BriefDescription": "Counts Demand cacheable data write requests that accounts for data responses from MCDRAM Far or Other tile L2 hit far.", |
---|
151 | 151 | "Offcore": "1" |
---|
152 | 152 | }, |
---|
153 | 153 | { |
---|
154 | 154 | "EventCode": "0xB7", |
---|
155 | | - "MSRValue": "0x0080200022 ", |
---|
| 155 | + "MSRValue": "0x0080200022", |
---|
156 | 156 | "Counter": "0,1", |
---|
157 | 157 | "UMask": "0x1", |
---|
158 | 158 | "EventName": "OFFCORE_RESPONSE.ANY_RFO.MCDRAM_NEAR", |
---|
.. | .. |
---|
163 | 163 | }, |
---|
164 | 164 | { |
---|
165 | 165 | "EventCode": "0xB7", |
---|
166 | | - "MSRValue": "0x0101000022 ", |
---|
| 166 | + "MSRValue": "0x0101000022", |
---|
167 | 167 | "Counter": "0,1", |
---|
168 | 168 | "UMask": "0x1", |
---|
169 | 169 | "EventName": "OFFCORE_RESPONSE.ANY_RFO.DDR_FAR", |
---|
170 | 170 | "MSRIndex": "0x1a6,0x1a7", |
---|
171 | 171 | "SampleAfterValue": "100007", |
---|
172 | | - "BriefDescription": "Counts Demand cacheable data write requests that accounts for data responses from DRAM Far. ", |
---|
| 172 | + "BriefDescription": "Counts Demand cacheable data write requests that accounts for data responses from DRAM Far.", |
---|
173 | 173 | "Offcore": "1" |
---|
174 | 174 | }, |
---|
175 | 175 | { |
---|
176 | 176 | "EventCode": "0xB7", |
---|
177 | | - "MSRValue": "0x0080800022 ", |
---|
| 177 | + "MSRValue": "0x0080800022", |
---|
178 | 178 | "Counter": "0,1", |
---|
179 | 179 | "UMask": "0x1", |
---|
180 | 180 | "EventName": "OFFCORE_RESPONSE.ANY_RFO.DDR_NEAR", |
---|
.. | .. |
---|
185 | 185 | }, |
---|
186 | 186 | { |
---|
187 | 187 | "EventCode": "0xB7", |
---|
188 | | - "MSRValue": "0x0100403091 ", |
---|
| 188 | + "MSRValue": "0x0100403091", |
---|
189 | 189 | "Counter": "0,1", |
---|
190 | 190 | "UMask": "0x1", |
---|
191 | 191 | "EventName": "OFFCORE_RESPONSE.ANY_DATA_RD.MCDRAM_FAR", |
---|
192 | 192 | "MSRIndex": "0x1a6,0x1a7", |
---|
193 | 193 | "SampleAfterValue": "100007", |
---|
194 | | - "BriefDescription": "Counts Demand cacheable data and L1 prefetch data read requests that accounts for data responses from MCDRAM Far or Other tile L2 hit far. ", |
---|
| 194 | + "BriefDescription": "Counts Demand cacheable data and L1 prefetch data read requests that accounts for data responses from MCDRAM Far or Other tile L2 hit far.", |
---|
195 | 195 | "Offcore": "1" |
---|
196 | 196 | }, |
---|
197 | 197 | { |
---|
198 | 198 | "EventCode": "0xB7", |
---|
199 | | - "MSRValue": "0x0080203091 ", |
---|
| 199 | + "MSRValue": "0x0080203091", |
---|
200 | 200 | "Counter": "0,1", |
---|
201 | 201 | "UMask": "0x1", |
---|
202 | 202 | "EventName": "OFFCORE_RESPONSE.ANY_DATA_RD.MCDRAM_NEAR", |
---|
.. | .. |
---|
207 | 207 | }, |
---|
208 | 208 | { |
---|
209 | 209 | "EventCode": "0xB7", |
---|
210 | | - "MSRValue": "0x0101003091 ", |
---|
| 210 | + "MSRValue": "0x0101003091", |
---|
211 | 211 | "Counter": "0,1", |
---|
212 | 212 | "UMask": "0x1", |
---|
213 | 213 | "EventName": "OFFCORE_RESPONSE.ANY_DATA_RD.DDR_FAR", |
---|
214 | 214 | "MSRIndex": "0x1a6,0x1a7", |
---|
215 | 215 | "SampleAfterValue": "100007", |
---|
216 | | - "BriefDescription": "Counts Demand cacheable data and L1 prefetch data read requests that accounts for data responses from DRAM Far. ", |
---|
| 216 | + "BriefDescription": "Counts Demand cacheable data and L1 prefetch data read requests that accounts for data responses from DRAM Far.", |
---|
217 | 217 | "Offcore": "1" |
---|
218 | 218 | }, |
---|
219 | 219 | { |
---|
220 | 220 | "EventCode": "0xB7", |
---|
221 | | - "MSRValue": "0x0080803091 ", |
---|
| 221 | + "MSRValue": "0x0080803091", |
---|
222 | 222 | "Counter": "0,1", |
---|
223 | 223 | "UMask": "0x1", |
---|
224 | 224 | "EventName": "OFFCORE_RESPONSE.ANY_DATA_RD.DDR_NEAR", |
---|
.. | .. |
---|
229 | 229 | }, |
---|
230 | 230 | { |
---|
231 | 231 | "EventCode": "0xB7", |
---|
232 | | - "MSRValue": "0x0100408000 ", |
---|
| 232 | + "MSRValue": "0x0100408000", |
---|
233 | 233 | "Counter": "0,1", |
---|
234 | 234 | "UMask": "0x1", |
---|
235 | 235 | "EventName": "OFFCORE_RESPONSE.ANY_REQUEST.MCDRAM_FAR", |
---|
236 | 236 | "MSRIndex": "0x1a6,0x1a7", |
---|
237 | 237 | "SampleAfterValue": "100007", |
---|
238 | | - "BriefDescription": "Counts any request that accounts for data responses from MCDRAM Far or Other tile L2 hit far. ", |
---|
| 238 | + "BriefDescription": "Counts any request that accounts for data responses from MCDRAM Far or Other tile L2 hit far.", |
---|
239 | 239 | "Offcore": "1" |
---|
240 | 240 | }, |
---|
241 | 241 | { |
---|
242 | 242 | "EventCode": "0xB7", |
---|
243 | | - "MSRValue": "0x0080208000 ", |
---|
| 243 | + "MSRValue": "0x0080208000", |
---|
244 | 244 | "Counter": "0,1", |
---|
245 | 245 | "UMask": "0x1", |
---|
246 | 246 | "EventName": "OFFCORE_RESPONSE.ANY_REQUEST.MCDRAM_NEAR", |
---|
.. | .. |
---|
251 | 251 | }, |
---|
252 | 252 | { |
---|
253 | 253 | "EventCode": "0xB7", |
---|
254 | | - "MSRValue": "0x0101008000 ", |
---|
| 254 | + "MSRValue": "0x0101008000", |
---|
255 | 255 | "Counter": "0,1", |
---|
256 | 256 | "UMask": "0x1", |
---|
257 | 257 | "EventName": "OFFCORE_RESPONSE.ANY_REQUEST.DDR_FAR", |
---|
258 | 258 | "MSRIndex": "0x1a6,0x1a7", |
---|
259 | 259 | "SampleAfterValue": "100007", |
---|
260 | | - "BriefDescription": "Counts any request that accounts for data responses from DRAM Far. ", |
---|
| 260 | + "BriefDescription": "Counts any request that accounts for data responses from DRAM Far.", |
---|
261 | 261 | "Offcore": "1" |
---|
262 | 262 | }, |
---|
263 | 263 | { |
---|
264 | 264 | "EventCode": "0xB7", |
---|
265 | | - "MSRValue": "0x0080808000 ", |
---|
| 265 | + "MSRValue": "0x0080808000", |
---|
266 | 266 | "Counter": "0,1", |
---|
267 | 267 | "UMask": "0x1", |
---|
268 | 268 | "EventName": "OFFCORE_RESPONSE.ANY_REQUEST.DDR_NEAR", |
---|
.. | .. |
---|
273 | 273 | }, |
---|
274 | 274 | { |
---|
275 | 275 | "EventCode": "0xB7", |
---|
276 | | - "MSRValue": "0x0100402000 ", |
---|
| 276 | + "MSRValue": "0x0100402000", |
---|
277 | 277 | "Counter": "0,1", |
---|
278 | 278 | "UMask": "0x1", |
---|
279 | 279 | "EventName": "OFFCORE_RESPONSE.PF_L1_DATA_RD.MCDRAM_FAR", |
---|
280 | 280 | "MSRIndex": "0x1a6,0x1a7", |
---|
281 | 281 | "SampleAfterValue": "100007", |
---|
282 | | - "BriefDescription": "Counts L1 data HW prefetches that accounts for data responses from MCDRAM Far or Other tile L2 hit far. ", |
---|
| 282 | + "BriefDescription": "Counts L1 data HW prefetches that accounts for data responses from MCDRAM Far or Other tile L2 hit far.", |
---|
283 | 283 | "Offcore": "1" |
---|
284 | 284 | }, |
---|
285 | 285 | { |
---|
286 | 286 | "EventCode": "0xB7", |
---|
287 | | - "MSRValue": "0x0080202000 ", |
---|
| 287 | + "MSRValue": "0x0080202000", |
---|
288 | 288 | "Counter": "0,1", |
---|
289 | 289 | "UMask": "0x1", |
---|
290 | 290 | "EventName": "OFFCORE_RESPONSE.PF_L1_DATA_RD.MCDRAM_NEAR", |
---|
.. | .. |
---|
295 | 295 | }, |
---|
296 | 296 | { |
---|
297 | 297 | "EventCode": "0xB7", |
---|
298 | | - "MSRValue": "0x0101002000 ", |
---|
| 298 | + "MSRValue": "0x0101002000", |
---|
299 | 299 | "Counter": "0,1", |
---|
300 | 300 | "UMask": "0x1", |
---|
301 | 301 | "EventName": "OFFCORE_RESPONSE.PF_L1_DATA_RD.DDR_FAR", |
---|
302 | 302 | "MSRIndex": "0x1a6,0x1a7", |
---|
303 | 303 | "SampleAfterValue": "100007", |
---|
304 | | - "BriefDescription": "Counts L1 data HW prefetches that accounts for data responses from DRAM Far. ", |
---|
| 304 | + "BriefDescription": "Counts L1 data HW prefetches that accounts for data responses from DRAM Far.", |
---|
305 | 305 | "Offcore": "1" |
---|
306 | 306 | }, |
---|
307 | 307 | { |
---|
308 | 308 | "EventCode": "0xB7", |
---|
309 | | - "MSRValue": "0x0080802000 ", |
---|
| 309 | + "MSRValue": "0x0080802000", |
---|
310 | 310 | "Counter": "0,1", |
---|
311 | 311 | "UMask": "0x1", |
---|
312 | 312 | "EventName": "OFFCORE_RESPONSE.PF_L1_DATA_RD.DDR_NEAR", |
---|
.. | .. |
---|
317 | 317 | }, |
---|
318 | 318 | { |
---|
319 | 319 | "EventCode": "0xB7", |
---|
320 | | - "MSRValue": "0x0100401000 ", |
---|
| 320 | + "MSRValue": "0x0100401000", |
---|
321 | 321 | "Counter": "0,1", |
---|
322 | 322 | "UMask": "0x1", |
---|
323 | 323 | "EventName": "OFFCORE_RESPONSE.PF_SOFTWARE.MCDRAM_FAR", |
---|
324 | 324 | "MSRIndex": "0x1a6,0x1a7", |
---|
325 | 325 | "SampleAfterValue": "100007", |
---|
326 | | - "BriefDescription": "Counts Software Prefetches that accounts for data responses from MCDRAM Far or Other tile L2 hit far. ", |
---|
| 326 | + "BriefDescription": "Counts Software Prefetches that accounts for data responses from MCDRAM Far or Other tile L2 hit far.", |
---|
327 | 327 | "Offcore": "1" |
---|
328 | 328 | }, |
---|
329 | 329 | { |
---|
330 | 330 | "EventCode": "0xB7", |
---|
331 | | - "MSRValue": "0x0080201000 ", |
---|
| 331 | + "MSRValue": "0x0080201000", |
---|
332 | 332 | "Counter": "0,1", |
---|
333 | 333 | "UMask": "0x1", |
---|
334 | 334 | "EventName": "OFFCORE_RESPONSE.PF_SOFTWARE.MCDRAM_NEAR", |
---|
.. | .. |
---|
339 | 339 | }, |
---|
340 | 340 | { |
---|
341 | 341 | "EventCode": "0xB7", |
---|
342 | | - "MSRValue": "0x0101001000 ", |
---|
| 342 | + "MSRValue": "0x0101001000", |
---|
343 | 343 | "Counter": "0,1", |
---|
344 | 344 | "UMask": "0x1", |
---|
345 | 345 | "EventName": "OFFCORE_RESPONSE.PF_SOFTWARE.DDR_FAR", |
---|
346 | 346 | "MSRIndex": "0x1a6,0x1a7", |
---|
347 | 347 | "SampleAfterValue": "100007", |
---|
348 | | - "BriefDescription": "Counts Software Prefetches that accounts for data responses from DRAM Far. ", |
---|
| 348 | + "BriefDescription": "Counts Software Prefetches that accounts for data responses from DRAM Far.", |
---|
349 | 349 | "Offcore": "1" |
---|
350 | 350 | }, |
---|
351 | 351 | { |
---|
352 | 352 | "EventCode": "0xB7", |
---|
353 | | - "MSRValue": "0x0080801000 ", |
---|
| 353 | + "MSRValue": "0x0080801000", |
---|
354 | 354 | "Counter": "0,1", |
---|
355 | 355 | "UMask": "0x1", |
---|
356 | 356 | "EventName": "OFFCORE_RESPONSE.PF_SOFTWARE.DDR_NEAR", |
---|
.. | .. |
---|
361 | 361 | }, |
---|
362 | 362 | { |
---|
363 | 363 | "EventCode": "0xB7", |
---|
364 | | - "MSRValue": "0x0100400400 ", |
---|
| 364 | + "MSRValue": "0x0100400400", |
---|
365 | 365 | "Counter": "0,1", |
---|
366 | 366 | "UMask": "0x1", |
---|
367 | 367 | "EventName": "OFFCORE_RESPONSE.BUS_LOCKS.MCDRAM_FAR", |
---|
368 | 368 | "MSRIndex": "0x1a6,0x1a7", |
---|
369 | 369 | "SampleAfterValue": "100007", |
---|
370 | | - "BriefDescription": "Counts Bus locks and split lock requests that accounts for data responses from MCDRAM Far or Other tile L2 hit far. ", |
---|
| 370 | + "BriefDescription": "Counts Bus locks and split lock requests that accounts for data responses from MCDRAM Far or Other tile L2 hit far.", |
---|
371 | 371 | "Offcore": "1" |
---|
372 | 372 | }, |
---|
373 | 373 | { |
---|
374 | 374 | "EventCode": "0xB7", |
---|
375 | | - "MSRValue": "0x0080200400 ", |
---|
| 375 | + "MSRValue": "0x0080200400", |
---|
376 | 376 | "Counter": "0,1", |
---|
377 | 377 | "UMask": "0x1", |
---|
378 | 378 | "EventName": "OFFCORE_RESPONSE.BUS_LOCKS.MCDRAM_NEAR", |
---|
.. | .. |
---|
383 | 383 | }, |
---|
384 | 384 | { |
---|
385 | 385 | "EventCode": "0xB7", |
---|
386 | | - "MSRValue": "0x0101000400 ", |
---|
| 386 | + "MSRValue": "0x0101000400", |
---|
387 | 387 | "Counter": "0,1", |
---|
388 | 388 | "UMask": "0x1", |
---|
389 | 389 | "EventName": "OFFCORE_RESPONSE.BUS_LOCKS.DDR_FAR", |
---|
390 | 390 | "MSRIndex": "0x1a6,0x1a7", |
---|
391 | 391 | "SampleAfterValue": "100007", |
---|
392 | | - "BriefDescription": "Counts Bus locks and split lock requests that accounts for data responses from DRAM Far. ", |
---|
| 392 | + "BriefDescription": "Counts Bus locks and split lock requests that accounts for data responses from DRAM Far.", |
---|
393 | 393 | "Offcore": "1" |
---|
394 | 394 | }, |
---|
395 | 395 | { |
---|
396 | 396 | "EventCode": "0xB7", |
---|
397 | | - "MSRValue": "0x0080800400 ", |
---|
| 397 | + "MSRValue": "0x0080800400", |
---|
398 | 398 | "Counter": "0,1", |
---|
399 | 399 | "UMask": "0x1", |
---|
400 | 400 | "EventName": "OFFCORE_RESPONSE.BUS_LOCKS.DDR_NEAR", |
---|
.. | .. |
---|
405 | 405 | }, |
---|
406 | 406 | { |
---|
407 | 407 | "EventCode": "0xB7", |
---|
408 | | - "MSRValue": "0x0100400200 ", |
---|
| 408 | + "MSRValue": "0x0100400200", |
---|
409 | 409 | "Counter": "0,1", |
---|
410 | 410 | "UMask": "0x1", |
---|
411 | 411 | "EventName": "OFFCORE_RESPONSE.UC_CODE_READS.MCDRAM_FAR", |
---|
412 | 412 | "MSRIndex": "0x1a6,0x1a7", |
---|
413 | 413 | "SampleAfterValue": "100007", |
---|
414 | | - "BriefDescription": "Counts UC code reads (valid only for Outstanding response type) that accounts for data responses from MCDRAM Far or Other tile L2 hit far. ", |
---|
| 414 | + "BriefDescription": "Counts UC code reads (valid only for Outstanding response type) that accounts for data responses from MCDRAM Far or Other tile L2 hit far.", |
---|
415 | 415 | "Offcore": "1" |
---|
416 | 416 | }, |
---|
417 | 417 | { |
---|
418 | 418 | "EventCode": "0xB7", |
---|
419 | | - "MSRValue": "0x0080200200 ", |
---|
| 419 | + "MSRValue": "0x0080200200", |
---|
420 | 420 | "Counter": "0,1", |
---|
421 | 421 | "UMask": "0x1", |
---|
422 | 422 | "EventName": "OFFCORE_RESPONSE.UC_CODE_READS.MCDRAM_NEAR", |
---|
.. | .. |
---|
427 | 427 | }, |
---|
428 | 428 | { |
---|
429 | 429 | "EventCode": "0xB7", |
---|
430 | | - "MSRValue": "0x0101000200 ", |
---|
| 430 | + "MSRValue": "0x0101000200", |
---|
431 | 431 | "Counter": "0,1", |
---|
432 | 432 | "UMask": "0x1", |
---|
433 | 433 | "EventName": "OFFCORE_RESPONSE.UC_CODE_READS.DDR_FAR", |
---|
434 | 434 | "MSRIndex": "0x1a6,0x1a7", |
---|
435 | 435 | "SampleAfterValue": "100007", |
---|
436 | | - "BriefDescription": "Counts UC code reads (valid only for Outstanding response type) that accounts for data responses from DRAM Far. ", |
---|
| 436 | + "BriefDescription": "Counts UC code reads (valid only for Outstanding response type) that accounts for data responses from DRAM Far.", |
---|
437 | 437 | "Offcore": "1" |
---|
438 | 438 | }, |
---|
439 | 439 | { |
---|
440 | 440 | "EventCode": "0xB7", |
---|
441 | | - "MSRValue": "0x0080800200 ", |
---|
| 441 | + "MSRValue": "0x0080800200", |
---|
442 | 442 | "Counter": "0,1", |
---|
443 | 443 | "UMask": "0x1", |
---|
444 | 444 | "EventName": "OFFCORE_RESPONSE.UC_CODE_READS.DDR_NEAR", |
---|
.. | .. |
---|
449 | 449 | }, |
---|
450 | 450 | { |
---|
451 | 451 | "EventCode": "0xB7", |
---|
452 | | - "MSRValue": "0x0100400100 ", |
---|
| 452 | + "MSRValue": "0x0100400100", |
---|
453 | 453 | "Counter": "0,1", |
---|
454 | 454 | "UMask": "0x1", |
---|
455 | 455 | "EventName": "OFFCORE_RESPONSE.PARTIAL_WRITES.MCDRAM_FAR", |
---|
456 | 456 | "MSRIndex": "0x1a7", |
---|
457 | 457 | "SampleAfterValue": "100007", |
---|
458 | | - "BriefDescription": "Counts Partial writes (UC or WT or WP and should be programmed on PMC1) that accounts for data responses from MCDRAM Far or Other tile L2 hit far. ", |
---|
| 458 | + "BriefDescription": "Counts Partial writes (UC or WT or WP and should be programmed on PMC1) that accounts for data responses from MCDRAM Far or Other tile L2 hit far.", |
---|
459 | 459 | "Offcore": "1" |
---|
460 | 460 | }, |
---|
461 | 461 | { |
---|
462 | 462 | "EventCode": "0xB7", |
---|
463 | | - "MSRValue": "0x0080200100 ", |
---|
| 463 | + "MSRValue": "0x0080200100", |
---|
464 | 464 | "Counter": "0,1", |
---|
465 | 465 | "UMask": "0x1", |
---|
466 | 466 | "EventName": "OFFCORE_RESPONSE.PARTIAL_WRITES.MCDRAM_NEAR", |
---|
.. | .. |
---|
471 | 471 | }, |
---|
472 | 472 | { |
---|
473 | 473 | "EventCode": "0xB7", |
---|
474 | | - "MSRValue": "0x0101000100 ", |
---|
| 474 | + "MSRValue": "0x0101000100", |
---|
475 | 475 | "Counter": "0,1", |
---|
476 | 476 | "UMask": "0x1", |
---|
477 | 477 | "EventName": "OFFCORE_RESPONSE.PARTIAL_WRITES.DDR_FAR", |
---|
478 | 478 | "MSRIndex": "0x1a7", |
---|
479 | 479 | "SampleAfterValue": "100007", |
---|
480 | | - "BriefDescription": "Counts Partial writes (UC or WT or WP and should be programmed on PMC1) that accounts for data responses from DRAM Far. ", |
---|
| 480 | + "BriefDescription": "Counts Partial writes (UC or WT or WP and should be programmed on PMC1) that accounts for data responses from DRAM Far.", |
---|
481 | 481 | "Offcore": "1" |
---|
482 | 482 | }, |
---|
483 | 483 | { |
---|
484 | 484 | "EventCode": "0xB7", |
---|
485 | | - "MSRValue": "0x0080800100 ", |
---|
| 485 | + "MSRValue": "0x0080800100", |
---|
486 | 486 | "Counter": "0,1", |
---|
487 | 487 | "UMask": "0x1", |
---|
488 | 488 | "EventName": "OFFCORE_RESPONSE.PARTIAL_WRITES.DDR_NEAR", |
---|
.. | .. |
---|
493 | 493 | }, |
---|
494 | 494 | { |
---|
495 | 495 | "EventCode": "0xB7", |
---|
496 | | - "MSRValue": "0x2000020080 ", |
---|
| 496 | + "MSRValue": "0x2000020080", |
---|
497 | 497 | "Counter": "0,1", |
---|
498 | 498 | "UMask": "0x1", |
---|
499 | 499 | "EventName": "OFFCORE_RESPONSE.PARTIAL_READS.NON_DRAM", |
---|
.. | .. |
---|
504 | 504 | }, |
---|
505 | 505 | { |
---|
506 | 506 | "EventCode": "0xB7", |
---|
507 | | - "MSRValue": "0x0100400080 ", |
---|
| 507 | + "MSRValue": "0x0100400080", |
---|
508 | 508 | "Counter": "0,1", |
---|
509 | 509 | "UMask": "0x1", |
---|
510 | 510 | "EventName": "OFFCORE_RESPONSE.PARTIAL_READS.MCDRAM_FAR", |
---|
511 | 511 | "MSRIndex": "0x1a6,0x1a7", |
---|
512 | 512 | "SampleAfterValue": "100007", |
---|
513 | | - "BriefDescription": "Counts Partial reads (UC or WC and is valid only for Outstanding response type). that accounts for data responses from MCDRAM Far or Other tile L2 hit far. ", |
---|
| 513 | + "BriefDescription": "Counts Partial reads (UC or WC and is valid only for Outstanding response type). that accounts for data responses from MCDRAM Far or Other tile L2 hit far.", |
---|
514 | 514 | "Offcore": "1" |
---|
515 | 515 | }, |
---|
516 | 516 | { |
---|
517 | 517 | "EventCode": "0xB7", |
---|
518 | | - "MSRValue": "0x0080200080 ", |
---|
| 518 | + "MSRValue": "0x0080200080", |
---|
519 | 519 | "Counter": "0,1", |
---|
520 | 520 | "UMask": "0x1", |
---|
521 | 521 | "EventName": "OFFCORE_RESPONSE.PARTIAL_READS.MCDRAM_NEAR", |
---|
.. | .. |
---|
526 | 526 | }, |
---|
527 | 527 | { |
---|
528 | 528 | "EventCode": "0xB7", |
---|
529 | | - "MSRValue": "0x0101000080 ", |
---|
| 529 | + "MSRValue": "0x0101000080", |
---|
530 | 530 | "Counter": "0,1", |
---|
531 | 531 | "UMask": "0x1", |
---|
532 | 532 | "EventName": "OFFCORE_RESPONSE.PARTIAL_READS.DDR_FAR", |
---|
533 | 533 | "MSRIndex": "0x1a6,0x1a7", |
---|
534 | 534 | "SampleAfterValue": "100007", |
---|
535 | | - "BriefDescription": "Counts Partial reads (UC or WC and is valid only for Outstanding response type). that accounts for data responses from DRAM Far. ", |
---|
| 535 | + "BriefDescription": "Counts Partial reads (UC or WC and is valid only for Outstanding response type). that accounts for data responses from DRAM Far.", |
---|
536 | 536 | "Offcore": "1" |
---|
537 | 537 | }, |
---|
538 | 538 | { |
---|
539 | 539 | "EventCode": "0xB7", |
---|
540 | | - "MSRValue": "0x0080800080 ", |
---|
| 540 | + "MSRValue": "0x0080800080", |
---|
541 | 541 | "Counter": "0,1", |
---|
542 | 542 | "UMask": "0x1", |
---|
543 | 543 | "EventName": "OFFCORE_RESPONSE.PARTIAL_READS.DDR_NEAR", |
---|
.. | .. |
---|
548 | 548 | }, |
---|
549 | 549 | { |
---|
550 | 550 | "EventCode": "0xB7", |
---|
551 | | - "MSRValue": "0x0100400040 ", |
---|
| 551 | + "MSRValue": "0x0100400040", |
---|
552 | 552 | "Counter": "0,1", |
---|
553 | 553 | "UMask": "0x1", |
---|
554 | 554 | "EventName": "OFFCORE_RESPONSE.PF_L2_CODE_RD.MCDRAM_FAR", |
---|
555 | 555 | "MSRIndex": "0x1a6,0x1a7", |
---|
556 | 556 | "SampleAfterValue": "100007", |
---|
557 | | - "BriefDescription": "Counts L2 code HW prefetches that accounts for data responses from MCDRAM Far or Other tile L2 hit far. ", |
---|
| 557 | + "BriefDescription": "Counts L2 code HW prefetches that accounts for data responses from MCDRAM Far or Other tile L2 hit far.", |
---|
558 | 558 | "Offcore": "1" |
---|
559 | 559 | }, |
---|
560 | 560 | { |
---|
561 | 561 | "EventCode": "0xB7", |
---|
562 | | - "MSRValue": "0x0080200040 ", |
---|
| 562 | + "MSRValue": "0x0080200040", |
---|
563 | 563 | "Counter": "0,1", |
---|
564 | 564 | "UMask": "0x1", |
---|
565 | 565 | "EventName": "OFFCORE_RESPONSE.PF_L2_CODE_RD.MCDRAM_NEAR", |
---|
.. | .. |
---|
570 | 570 | }, |
---|
571 | 571 | { |
---|
572 | 572 | "EventCode": "0xB7", |
---|
573 | | - "MSRValue": "0x0101000040 ", |
---|
| 573 | + "MSRValue": "0x0101000040", |
---|
574 | 574 | "Counter": "0,1", |
---|
575 | 575 | "UMask": "0x1", |
---|
576 | 576 | "EventName": "OFFCORE_RESPONSE.PF_L2_CODE_RD.DDR_FAR", |
---|
577 | 577 | "MSRIndex": "0x1a6,0x1a7", |
---|
578 | 578 | "SampleAfterValue": "100007", |
---|
579 | | - "BriefDescription": "Counts L2 code HW prefetches that accounts for data responses from DRAM Far. ", |
---|
| 579 | + "BriefDescription": "Counts L2 code HW prefetches that accounts for data responses from DRAM Far.", |
---|
580 | 580 | "Offcore": "1" |
---|
581 | 581 | }, |
---|
582 | 582 | { |
---|
583 | 583 | "EventCode": "0xB7", |
---|
584 | | - "MSRValue": "0x0080800040 ", |
---|
| 584 | + "MSRValue": "0x0080800040", |
---|
585 | 585 | "Counter": "0,1", |
---|
586 | 586 | "UMask": "0x1", |
---|
587 | 587 | "EventName": "OFFCORE_RESPONSE.PF_L2_CODE_RD.DDR_NEAR", |
---|
.. | .. |
---|
592 | 592 | }, |
---|
593 | 593 | { |
---|
594 | 594 | "EventCode": "0xB7", |
---|
595 | | - "MSRValue": "0x2000020020 ", |
---|
| 595 | + "MSRValue": "0x2000020020", |
---|
596 | 596 | "Counter": "0,1", |
---|
597 | 597 | "UMask": "0x1", |
---|
598 | 598 | "EventName": "OFFCORE_RESPONSE.PF_L2_RFO.NON_DRAM", |
---|
.. | .. |
---|
603 | 603 | }, |
---|
604 | 604 | { |
---|
605 | 605 | "EventCode": "0xB7", |
---|
606 | | - "MSRValue": "0x0100400020 ", |
---|
| 606 | + "MSRValue": "0x0100400020", |
---|
607 | 607 | "Counter": "0,1", |
---|
608 | 608 | "UMask": "0x1", |
---|
609 | 609 | "EventName": "OFFCORE_RESPONSE.PF_L2_RFO.MCDRAM_FAR", |
---|
610 | 610 | "MSRIndex": "0x1a6,0x1a7", |
---|
611 | 611 | "SampleAfterValue": "100007", |
---|
612 | | - "BriefDescription": "Counts L2 data RFO prefetches (includes PREFETCHW instruction) that accounts for data responses from MCDRAM Far or Other tile L2 hit far. ", |
---|
| 612 | + "BriefDescription": "Counts L2 data RFO prefetches (includes PREFETCHW instruction) that accounts for data responses from MCDRAM Far or Other tile L2 hit far.", |
---|
613 | 613 | "Offcore": "1" |
---|
614 | 614 | }, |
---|
615 | 615 | { |
---|
616 | 616 | "EventCode": "0xB7", |
---|
617 | | - "MSRValue": "0x0080200020 ", |
---|
| 617 | + "MSRValue": "0x0080200020", |
---|
618 | 618 | "Counter": "0,1", |
---|
619 | 619 | "UMask": "0x1", |
---|
620 | 620 | "EventName": "OFFCORE_RESPONSE.PF_L2_RFO.MCDRAM_NEAR", |
---|
.. | .. |
---|
625 | 625 | }, |
---|
626 | 626 | { |
---|
627 | 627 | "EventCode": "0xB7", |
---|
628 | | - "MSRValue": "0x0101000020 ", |
---|
| 628 | + "MSRValue": "0x0101000020", |
---|
629 | 629 | "Counter": "0,1", |
---|
630 | 630 | "UMask": "0x1", |
---|
631 | 631 | "EventName": "OFFCORE_RESPONSE.PF_L2_RFO.DDR_FAR", |
---|
632 | 632 | "MSRIndex": "0x1a6,0x1a7", |
---|
633 | 633 | "SampleAfterValue": "100007", |
---|
634 | | - "BriefDescription": "Counts L2 data RFO prefetches (includes PREFETCHW instruction) that accounts for data responses from DRAM Far. ", |
---|
| 634 | + "BriefDescription": "Counts L2 data RFO prefetches (includes PREFETCHW instruction) that accounts for data responses from DRAM Far.", |
---|
635 | 635 | "Offcore": "1" |
---|
636 | 636 | }, |
---|
637 | 637 | { |
---|
638 | 638 | "EventCode": "0xB7", |
---|
639 | | - "MSRValue": "0x0080800020 ", |
---|
| 639 | + "MSRValue": "0x0080800020", |
---|
640 | 640 | "Counter": "0,1", |
---|
641 | 641 | "UMask": "0x1", |
---|
642 | 642 | "EventName": "OFFCORE_RESPONSE.PF_L2_RFO.DDR_NEAR", |
---|
.. | .. |
---|
647 | 647 | }, |
---|
648 | 648 | { |
---|
649 | 649 | "EventCode": "0xB7", |
---|
650 | | - "MSRValue": "0x0100400004 ", |
---|
| 650 | + "MSRValue": "0x0100400004", |
---|
651 | 651 | "Counter": "0,1", |
---|
652 | 652 | "UMask": "0x1", |
---|
653 | 653 | "EventName": "OFFCORE_RESPONSE.DEMAND_CODE_RD.MCDRAM_FAR", |
---|
654 | 654 | "MSRIndex": "0x1a6,0x1a7", |
---|
655 | 655 | "SampleAfterValue": "100007", |
---|
656 | | - "BriefDescription": "Counts demand code reads and prefetch code reads that accounts for data responses from MCDRAM Far or Other tile L2 hit far. ", |
---|
| 656 | + "BriefDescription": "Counts demand code reads and prefetch code reads that accounts for data responses from MCDRAM Far or Other tile L2 hit far.", |
---|
657 | 657 | "Offcore": "1" |
---|
658 | 658 | }, |
---|
659 | 659 | { |
---|
660 | 660 | "EventCode": "0xB7", |
---|
661 | | - "MSRValue": "0x0080200004 ", |
---|
| 661 | + "MSRValue": "0x0080200004", |
---|
662 | 662 | "Counter": "0,1", |
---|
663 | 663 | "UMask": "0x1", |
---|
664 | 664 | "EventName": "OFFCORE_RESPONSE.DEMAND_CODE_RD.MCDRAM_NEAR", |
---|
.. | .. |
---|
669 | 669 | }, |
---|
670 | 670 | { |
---|
671 | 671 | "EventCode": "0xB7", |
---|
672 | | - "MSRValue": "0x0101000004 ", |
---|
| 672 | + "MSRValue": "0x0101000004", |
---|
673 | 673 | "Counter": "0,1", |
---|
674 | 674 | "UMask": "0x1", |
---|
675 | 675 | "EventName": "OFFCORE_RESPONSE.DEMAND_CODE_RD.DDR_FAR", |
---|
676 | 676 | "MSRIndex": "0x1a6,0x1a7", |
---|
677 | 677 | "SampleAfterValue": "100007", |
---|
678 | | - "BriefDescription": "Counts demand code reads and prefetch code reads that accounts for data responses from DRAM Far. ", |
---|
| 678 | + "BriefDescription": "Counts demand code reads and prefetch code reads that accounts for data responses from DRAM Far.", |
---|
679 | 679 | "Offcore": "1" |
---|
680 | 680 | }, |
---|
681 | 681 | { |
---|
682 | 682 | "EventCode": "0xB7", |
---|
683 | | - "MSRValue": "0x0080800004 ", |
---|
| 683 | + "MSRValue": "0x0080800004", |
---|
684 | 684 | "Counter": "0,1", |
---|
685 | 685 | "UMask": "0x1", |
---|
686 | 686 | "EventName": "OFFCORE_RESPONSE.DEMAND_CODE_RD.DDR_NEAR", |
---|
.. | .. |
---|
691 | 691 | }, |
---|
692 | 692 | { |
---|
693 | 693 | "EventCode": "0xB7", |
---|
694 | | - "MSRValue": "0x0100400002 ", |
---|
| 694 | + "MSRValue": "0x0100400002", |
---|
695 | 695 | "Counter": "0,1", |
---|
696 | 696 | "UMask": "0x1", |
---|
697 | 697 | "EventName": "OFFCORE_RESPONSE.DEMAND_RFO.MCDRAM_FAR", |
---|
698 | 698 | "MSRIndex": "0x1a6,0x1a7", |
---|
699 | 699 | "SampleAfterValue": "100007", |
---|
700 | | - "BriefDescription": "Counts Demand cacheable data writes that accounts for data responses from MCDRAM Far or Other tile L2 hit far. ", |
---|
| 700 | + "BriefDescription": "Counts Demand cacheable data writes that accounts for data responses from MCDRAM Far or Other tile L2 hit far.", |
---|
701 | 701 | "Offcore": "1" |
---|
702 | 702 | }, |
---|
703 | 703 | { |
---|
704 | 704 | "EventCode": "0xB7", |
---|
705 | | - "MSRValue": "0x0080200002 ", |
---|
| 705 | + "MSRValue": "0x0080200002", |
---|
706 | 706 | "Counter": "0,1", |
---|
707 | 707 | "UMask": "0x1", |
---|
708 | 708 | "EventName": "OFFCORE_RESPONSE.DEMAND_RFO.MCDRAM_NEAR", |
---|
.. | .. |
---|
713 | 713 | }, |
---|
714 | 714 | { |
---|
715 | 715 | "EventCode": "0xB7", |
---|
716 | | - "MSRValue": "0x0101000002 ", |
---|
| 716 | + "MSRValue": "0x0101000002", |
---|
717 | 717 | "Counter": "0,1", |
---|
718 | 718 | "UMask": "0x1", |
---|
719 | 719 | "EventName": "OFFCORE_RESPONSE.DEMAND_RFO.DDR_FAR", |
---|
720 | 720 | "MSRIndex": "0x1a6,0x1a7", |
---|
721 | 721 | "SampleAfterValue": "100007", |
---|
722 | | - "BriefDescription": "Counts Demand cacheable data writes that accounts for data responses from DRAM Far. ", |
---|
| 722 | + "BriefDescription": "Counts Demand cacheable data writes that accounts for data responses from DRAM Far.", |
---|
723 | 723 | "Offcore": "1" |
---|
724 | 724 | }, |
---|
725 | 725 | { |
---|
726 | 726 | "EventCode": "0xB7", |
---|
727 | | - "MSRValue": "0x0080800002 ", |
---|
| 727 | + "MSRValue": "0x0080800002", |
---|
728 | 728 | "Counter": "0,1", |
---|
729 | 729 | "UMask": "0x1", |
---|
730 | 730 | "EventName": "OFFCORE_RESPONSE.DEMAND_RFO.DDR_NEAR", |
---|
.. | .. |
---|
735 | 735 | }, |
---|
736 | 736 | { |
---|
737 | 737 | "EventCode": "0xB7", |
---|
738 | | - "MSRValue": "0x0100400001 ", |
---|
| 738 | + "MSRValue": "0x0100400001", |
---|
739 | 739 | "Counter": "0,1", |
---|
740 | 740 | "UMask": "0x1", |
---|
741 | 741 | "EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.MCDRAM_FAR", |
---|
742 | 742 | "MSRIndex": "0x1a6,0x1a7", |
---|
743 | 743 | "SampleAfterValue": "100007", |
---|
744 | | - "BriefDescription": "Counts demand cacheable data and L1 prefetch data reads that accounts for data responses from MCDRAM Far or Other tile L2 hit far. ", |
---|
| 744 | + "BriefDescription": "Counts demand cacheable data and L1 prefetch data reads that accounts for data responses from MCDRAM Far or Other tile L2 hit far.", |
---|
745 | 745 | "Offcore": "1" |
---|
746 | 746 | }, |
---|
747 | 747 | { |
---|
748 | 748 | "EventCode": "0xB7", |
---|
749 | | - "MSRValue": "0x0080200001 ", |
---|
| 749 | + "MSRValue": "0x0080200001", |
---|
750 | 750 | "Counter": "0,1", |
---|
751 | 751 | "UMask": "0x1", |
---|
752 | 752 | "EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.MCDRAM_NEAR", |
---|
.. | .. |
---|
757 | 757 | }, |
---|
758 | 758 | { |
---|
759 | 759 | "EventCode": "0xB7", |
---|
760 | | - "MSRValue": "0x0101000001 ", |
---|
| 760 | + "MSRValue": "0x0101000001", |
---|
761 | 761 | "Counter": "0,1", |
---|
762 | 762 | "UMask": "0x1", |
---|
763 | 763 | "EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.DDR_FAR", |
---|
764 | 764 | "MSRIndex": "0x1a6,0x1a7", |
---|
765 | 765 | "SampleAfterValue": "100007", |
---|
766 | | - "BriefDescription": "Counts demand cacheable data and L1 prefetch data reads that accounts for data responses from DRAM Far. ", |
---|
| 766 | + "BriefDescription": "Counts demand cacheable data and L1 prefetch data reads that accounts for data responses from DRAM Far.", |
---|
767 | 767 | "Offcore": "1" |
---|
768 | 768 | }, |
---|
769 | 769 | { |
---|
770 | 770 | "EventCode": "0xB7", |
---|
771 | | - "MSRValue": "0x0080800001 ", |
---|
| 771 | + "MSRValue": "0x0080800001", |
---|
772 | 772 | "Counter": "0,1", |
---|
773 | 773 | "UMask": "0x1", |
---|
774 | 774 | "EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.DDR_NEAR", |
---|
.. | .. |
---|
779 | 779 | }, |
---|
780 | 780 | { |
---|
781 | 781 | "EventCode": "0xB7", |
---|
782 | | - "MSRValue": "0x0180600001 ", |
---|
| 782 | + "MSRValue": "0x0180600001", |
---|
783 | 783 | "Counter": "0,1", |
---|
784 | 784 | "UMask": "0x1", |
---|
785 | 785 | "EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.MCDRAM", |
---|
.. | .. |
---|
790 | 790 | }, |
---|
791 | 791 | { |
---|
792 | 792 | "EventCode": "0xB7", |
---|
793 | | - "MSRValue": "0x0180600002 ", |
---|
| 793 | + "MSRValue": "0x0180600002", |
---|
794 | 794 | "Counter": "0,1", |
---|
795 | 795 | "UMask": "0x1", |
---|
796 | 796 | "EventName": "OFFCORE_RESPONSE.DEMAND_RFO.MCDRAM", |
---|
.. | .. |
---|
801 | 801 | }, |
---|
802 | 802 | { |
---|
803 | 803 | "EventCode": "0xB7", |
---|
804 | | - "MSRValue": "0x0180600004 ", |
---|
| 804 | + "MSRValue": "0x0180600004", |
---|
805 | 805 | "Counter": "0,1", |
---|
806 | 806 | "UMask": "0x1", |
---|
807 | 807 | "EventName": "OFFCORE_RESPONSE.DEMAND_CODE_RD.MCDRAM", |
---|
.. | .. |
---|
812 | 812 | }, |
---|
813 | 813 | { |
---|
814 | 814 | "EventCode": "0xB7", |
---|
815 | | - "MSRValue": "0x0180600020 ", |
---|
| 815 | + "MSRValue": "0x0180600020", |
---|
816 | 816 | "Counter": "0,1", |
---|
817 | 817 | "UMask": "0x1", |
---|
818 | 818 | "EventName": "OFFCORE_RESPONSE.PF_L2_RFO.MCDRAM", |
---|
.. | .. |
---|
823 | 823 | }, |
---|
824 | 824 | { |
---|
825 | 825 | "EventCode": "0xB7", |
---|
826 | | - "MSRValue": "0x0180600080 ", |
---|
| 826 | + "MSRValue": "0x0180600080", |
---|
827 | 827 | "Counter": "0,1", |
---|
828 | 828 | "UMask": "0x1", |
---|
829 | 829 | "EventName": "OFFCORE_RESPONSE.PARTIAL_READS.MCDRAM", |
---|
.. | .. |
---|
834 | 834 | }, |
---|
835 | 835 | { |
---|
836 | 836 | "EventCode": "0xB7", |
---|
837 | | - "MSRValue": "0x0180600100 ", |
---|
| 837 | + "MSRValue": "0x0180600100", |
---|
838 | 838 | "Counter": "0,1", |
---|
839 | 839 | "UMask": "0x1", |
---|
840 | 840 | "EventName": "OFFCORE_RESPONSE.PARTIAL_WRITES.MCDRAM", |
---|
.. | .. |
---|
845 | 845 | }, |
---|
846 | 846 | { |
---|
847 | 847 | "EventCode": "0xB7", |
---|
848 | | - "MSRValue": "0x0180600200 ", |
---|
| 848 | + "MSRValue": "0x0180600200", |
---|
849 | 849 | "Counter": "0,1", |
---|
850 | 850 | "UMask": "0x1", |
---|
851 | 851 | "EventName": "OFFCORE_RESPONSE.UC_CODE_READS.MCDRAM", |
---|
.. | .. |
---|
856 | 856 | }, |
---|
857 | 857 | { |
---|
858 | 858 | "EventCode": "0xB7", |
---|
859 | | - "MSRValue": "0x0180600400 ", |
---|
| 859 | + "MSRValue": "0x0180600400", |
---|
860 | 860 | "Counter": "0,1", |
---|
861 | 861 | "UMask": "0x1", |
---|
862 | 862 | "EventName": "OFFCORE_RESPONSE.BUS_LOCKS.MCDRAM", |
---|
.. | .. |
---|
867 | 867 | }, |
---|
868 | 868 | { |
---|
869 | 869 | "EventCode": "0xB7", |
---|
870 | | - "MSRValue": "0x0180601000 ", |
---|
| 870 | + "MSRValue": "0x0180601000", |
---|
871 | 871 | "Counter": "0,1", |
---|
872 | 872 | "UMask": "0x1", |
---|
873 | 873 | "EventName": "OFFCORE_RESPONSE.PF_SOFTWARE.MCDRAM", |
---|
.. | .. |
---|
878 | 878 | }, |
---|
879 | 879 | { |
---|
880 | 880 | "EventCode": "0xB7", |
---|
881 | | - "MSRValue": "0x0180608000 ", |
---|
| 881 | + "MSRValue": "0x0180608000", |
---|
882 | 882 | "Counter": "0,1", |
---|
883 | 883 | "UMask": "0x1", |
---|
884 | 884 | "EventName": "OFFCORE_RESPONSE.ANY_REQUEST.MCDRAM", |
---|
.. | .. |
---|
889 | 889 | }, |
---|
890 | 890 | { |
---|
891 | 891 | "EventCode": "0xB7", |
---|
892 | | - "MSRValue": "0x0180603091 ", |
---|
| 892 | + "MSRValue": "0x0180603091", |
---|
893 | 893 | "Counter": "0,1", |
---|
894 | 894 | "UMask": "0x1", |
---|
895 | 895 | "EventName": "OFFCORE_RESPONSE.ANY_DATA_RD.MCDRAM", |
---|
.. | .. |
---|
900 | 900 | }, |
---|
901 | 901 | { |
---|
902 | 902 | "EventCode": "0xB7", |
---|
903 | | - "MSRValue": "0x0180600022 ", |
---|
| 903 | + "MSRValue": "0x0180600022", |
---|
904 | 904 | "Counter": "0,1", |
---|
905 | 905 | "UMask": "0x1", |
---|
906 | 906 | "EventName": "OFFCORE_RESPONSE.ANY_RFO.MCDRAM", |
---|
.. | .. |
---|
911 | 911 | }, |
---|
912 | 912 | { |
---|
913 | 913 | "EventCode": "0xB7", |
---|
914 | | - "MSRValue": "0x0180600044 ", |
---|
| 914 | + "MSRValue": "0x0180600044", |
---|
915 | 915 | "Counter": "0,1", |
---|
916 | 916 | "UMask": "0x1", |
---|
917 | 917 | "EventName": "OFFCORE_RESPONSE.ANY_CODE_RD.MCDRAM", |
---|
.. | .. |
---|
922 | 922 | }, |
---|
923 | 923 | { |
---|
924 | 924 | "EventCode": "0xB7", |
---|
925 | | - "MSRValue": "0x01806032f7 ", |
---|
| 925 | + "MSRValue": "0x01806032f7", |
---|
926 | 926 | "Counter": "0,1", |
---|
927 | 927 | "UMask": "0x1", |
---|
928 | 928 | "EventName": "OFFCORE_RESPONSE.ANY_READ.MCDRAM", |
---|
.. | .. |
---|
933 | 933 | }, |
---|
934 | 934 | { |
---|
935 | 935 | "EventCode": "0xB7", |
---|
936 | | - "MSRValue": "0x0180600070 ", |
---|
| 936 | + "MSRValue": "0x0180600070", |
---|
937 | 937 | "Counter": "0,1", |
---|
938 | 938 | "UMask": "0x1", |
---|
939 | 939 | "EventName": "OFFCORE_RESPONSE.ANY_PF_L2.MCDRAM", |
---|
.. | .. |
---|
944 | 944 | }, |
---|
945 | 945 | { |
---|
946 | 946 | "EventCode": "0xB7", |
---|
947 | | - "MSRValue": "0x0181800001 ", |
---|
| 947 | + "MSRValue": "0x0181800001", |
---|
948 | 948 | "Counter": "0,1", |
---|
949 | 949 | "UMask": "0x1", |
---|
950 | 950 | "EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.DDR", |
---|
.. | .. |
---|
955 | 955 | }, |
---|
956 | 956 | { |
---|
957 | 957 | "EventCode": "0xB7", |
---|
958 | | - "MSRValue": "0x0181800002 ", |
---|
| 958 | + "MSRValue": "0x0181800002", |
---|
959 | 959 | "Counter": "0,1", |
---|
960 | 960 | "UMask": "0x1", |
---|
961 | 961 | "EventName": "OFFCORE_RESPONSE.DEMAND_RFO.DDR", |
---|
.. | .. |
---|
966 | 966 | }, |
---|
967 | 967 | { |
---|
968 | 968 | "EventCode": "0xB7", |
---|
969 | | - "MSRValue": "0x0181800004 ", |
---|
| 969 | + "MSRValue": "0x0181800004", |
---|
970 | 970 | "Counter": "0,1", |
---|
971 | 971 | "UMask": "0x1", |
---|
972 | 972 | "EventName": "OFFCORE_RESPONSE.DEMAND_CODE_RD.DDR", |
---|
.. | .. |
---|
977 | 977 | }, |
---|
978 | 978 | { |
---|
979 | 979 | "EventCode": "0xB7", |
---|
980 | | - "MSRValue": "0x0181800020 ", |
---|
| 980 | + "MSRValue": "0x0181800020", |
---|
981 | 981 | "Counter": "0,1", |
---|
982 | 982 | "UMask": "0x1", |
---|
983 | 983 | "EventName": "OFFCORE_RESPONSE.PF_L2_RFO.DDR", |
---|
.. | .. |
---|
988 | 988 | }, |
---|
989 | 989 | { |
---|
990 | 990 | "EventCode": "0xB7", |
---|
991 | | - "MSRValue": "0x0181800040 ", |
---|
| 991 | + "MSRValue": "0x0181800040", |
---|
992 | 992 | "Counter": "0,1", |
---|
993 | 993 | "UMask": "0x1", |
---|
994 | 994 | "EventName": "OFFCORE_RESPONSE.PF_L2_CODE_RD.DDR", |
---|
.. | .. |
---|
999 | 999 | }, |
---|
1000 | 1000 | { |
---|
1001 | 1001 | "EventCode": "0xB7", |
---|
1002 | | - "MSRValue": "0x0181800080 ", |
---|
| 1002 | + "MSRValue": "0x0181800080", |
---|
1003 | 1003 | "Counter": "0,1", |
---|
1004 | 1004 | "UMask": "0x1", |
---|
1005 | 1005 | "EventName": "OFFCORE_RESPONSE.PARTIAL_READS.DDR", |
---|
.. | .. |
---|
1010 | 1010 | }, |
---|
1011 | 1011 | { |
---|
1012 | 1012 | "EventCode": "0xB7", |
---|
1013 | | - "MSRValue": "0x0181800200 ", |
---|
| 1013 | + "MSRValue": "0x0181800200", |
---|
1014 | 1014 | "Counter": "0,1", |
---|
1015 | 1015 | "UMask": "0x1", |
---|
1016 | 1016 | "EventName": "OFFCORE_RESPONSE.UC_CODE_READS.DDR", |
---|
.. | .. |
---|
1021 | 1021 | }, |
---|
1022 | 1022 | { |
---|
1023 | 1023 | "EventCode": "0xB7", |
---|
1024 | | - "MSRValue": "0x0181800400 ", |
---|
| 1024 | + "MSRValue": "0x0181800400", |
---|
1025 | 1025 | "Counter": "0,1", |
---|
1026 | 1026 | "UMask": "0x1", |
---|
1027 | 1027 | "EventName": "OFFCORE_RESPONSE.BUS_LOCKS.DDR", |
---|
.. | .. |
---|
1032 | 1032 | }, |
---|
1033 | 1033 | { |
---|
1034 | 1034 | "EventCode": "0xB7", |
---|
1035 | | - "MSRValue": "0x0181801000 ", |
---|
| 1035 | + "MSRValue": "0x0181801000", |
---|
1036 | 1036 | "Counter": "0,1", |
---|
1037 | 1037 | "UMask": "0x1", |
---|
1038 | 1038 | "EventName": "OFFCORE_RESPONSE.PF_SOFTWARE.DDR", |
---|
.. | .. |
---|
1043 | 1043 | }, |
---|
1044 | 1044 | { |
---|
1045 | 1045 | "EventCode": "0xB7", |
---|
1046 | | - "MSRValue": "0x0181802000 ", |
---|
| 1046 | + "MSRValue": "0x0181802000", |
---|
1047 | 1047 | "Counter": "0,1", |
---|
1048 | 1048 | "UMask": "0x1", |
---|
1049 | 1049 | "EventName": "OFFCORE_RESPONSE.PF_L1_DATA_RD.DDR", |
---|
.. | .. |
---|
1054 | 1054 | }, |
---|
1055 | 1055 | { |
---|
1056 | 1056 | "EventCode": "0xB7", |
---|
1057 | | - "MSRValue": "0x0181808000 ", |
---|
| 1057 | + "MSRValue": "0x0181808000", |
---|
1058 | 1058 | "Counter": "0,1", |
---|
1059 | 1059 | "UMask": "0x1", |
---|
1060 | 1060 | "EventName": "OFFCORE_RESPONSE.ANY_REQUEST.DDR", |
---|
.. | .. |
---|
1065 | 1065 | }, |
---|
1066 | 1066 | { |
---|
1067 | 1067 | "EventCode": "0xB7", |
---|
1068 | | - "MSRValue": "0x0181803091 ", |
---|
| 1068 | + "MSRValue": "0x0181803091", |
---|
1069 | 1069 | "Counter": "0,1", |
---|
1070 | 1070 | "UMask": "0x1", |
---|
1071 | 1071 | "EventName": "OFFCORE_RESPONSE.ANY_DATA_RD.DDR", |
---|
.. | .. |
---|
1076 | 1076 | }, |
---|
1077 | 1077 | { |
---|
1078 | 1078 | "EventCode": "0xB7", |
---|
1079 | | - "MSRValue": "0x0181800022 ", |
---|
| 1079 | + "MSRValue": "0x0181800022", |
---|
1080 | 1080 | "Counter": "0,1", |
---|
1081 | 1081 | "UMask": "0x1", |
---|
1082 | 1082 | "EventName": "OFFCORE_RESPONSE.ANY_RFO.DDR", |
---|
.. | .. |
---|
1087 | 1087 | }, |
---|
1088 | 1088 | { |
---|
1089 | 1089 | "EventCode": "0xB7", |
---|
1090 | | - "MSRValue": "0x0181800044 ", |
---|
| 1090 | + "MSRValue": "0x0181800044", |
---|
1091 | 1091 | "Counter": "0,1", |
---|
1092 | 1092 | "UMask": "0x1", |
---|
1093 | 1093 | "EventName": "OFFCORE_RESPONSE.ANY_CODE_RD.DDR", |
---|
.. | .. |
---|
1098 | 1098 | }, |
---|
1099 | 1099 | { |
---|
1100 | 1100 | "EventCode": "0xB7", |
---|
1101 | | - "MSRValue": "0x01818032f7 ", |
---|
| 1101 | + "MSRValue": "0x01818032f7", |
---|
1102 | 1102 | "Counter": "0,1", |
---|
1103 | 1103 | "UMask": "0x1", |
---|
1104 | 1104 | "EventName": "OFFCORE_RESPONSE.ANY_READ.DDR", |
---|