forked from ~ljy/RK356X_SDK_RELEASE

hc
2024-05-10 cde9070d9970eef1f7ec2360586c802a16230ad8
kernel/tools/perf/pmu-events/arch/powerpc/power9/pmc.json
....@@ -1,117 +1,117 @@
11 [
2
- {,
2
+ {
33 "EventCode": "0x20036",
44 "EventName": "PM_BR_2PATH",
55 "BriefDescription": "Branches that are not strongly biased"
66 },
7
- {,
7
+ {
88 "EventCode": "0x40056",
99 "EventName": "PM_MEM_LOC_THRESH_LSU_HIGH",
1010 "BriefDescription": "Local memory above threshold for LSU medium"
1111 },
12
- {,
12
+ {
1313 "EventCode": "0x40118",
1414 "EventName": "PM_MRK_DCACHE_RELOAD_INTV",
1515 "BriefDescription": "Combined Intervention event"
1616 },
17
- {,
17
+ {
1818 "EventCode": "0x4F148",
1919 "EventName": "PM_MRK_DPTEG_FROM_DL2L3_MOD",
2020 "BriefDescription": "A Page Table Entry was loaded into the TLB with Modified (M) data from another chip's L2 or L3 on a different Node or Group (Distant), as this chip due to a marked data side request. When using Radix Page Translation, this count excludes PDE reloads. Only PTE reloads are included"
2121 },
22
- {,
22
+ {
2323 "EventCode": "0x301E8",
2424 "EventName": "PM_THRESH_EXC_64",
2525 "BriefDescription": "Threshold counter exceeded a value of 64"
2626 },
27
- {,
27
+ {
2828 "EventCode": "0x4E04E",
2929 "EventName": "PM_DPTEG_FROM_L3MISS",
3030 "BriefDescription": "A Page Table Entry was loaded into the TLB from a location other than the local core's L3 due to a data side request. When using Radix Page Translation, this count excludes PDE reloads. Only PTE reloads are included"
3131 },
32
- {,
32
+ {
3333 "EventCode": "0x40050",
3434 "EventName": "PM_SYS_PUMP_MPRED_RTY",
3535 "BriefDescription": "Final Pump Scope (system) ended up larger than Initial Pump Scope (Chip/Group) for all data types excluding data prefetch (demand load,inst prefetch,inst fetch,xlate)"
3636 },
37
- {,
37
+ {
3838 "EventCode": "0x1F14E",
3939 "EventName": "PM_MRK_DPTEG_FROM_L2MISS",
4040 "BriefDescription": "A Page Table Entry was loaded into the TLB from a location other than the local core's L2 due to a marked data side request.. When using Radix Page Translation, this count excludes PDE reloads. Only PTE reloads are included"
4141 },
42
- {,
42
+ {
4343 "EventCode": "0x4D018",
4444 "EventName": "PM_CMPLU_STALL_BRU",
4545 "BriefDescription": "Completion stall due to a Branch Unit"
4646 },
47
- {,
47
+ {
4848 "EventCode": "0x45052",
4949 "EventName": "PM_4FLOP_CMPL",
5050 "BriefDescription": "4 FLOP instruction completed"
5151 },
52
- {,
52
+ {
5353 "EventCode": "0x3D142",
5454 "EventName": "PM_MRK_DATA_FROM_LMEM",
5555 "BriefDescription": "The processor's data cache was reloaded from the local chip's Memory due to a marked load"
5656 },
57
- {,
57
+ {
5858 "EventCode": "0x4C01E",
5959 "EventName": "PM_CMPLU_STALL_CRYPTO",
6060 "BriefDescription": "Finish stall because the NTF instruction was routed to the crypto execution pipe and was waiting to finish"
6161 },
62
- {,
62
+ {
6363 "EventCode": "0x3000C",
6464 "EventName": "PM_FREQ_DOWN",
6565 "BriefDescription": "Power Management: Below Threshold B"
6666 },
67
- {,
67
+ {
6868 "EventCode": "0x4D128",
6969 "EventName": "PM_MRK_DATA_FROM_LMEM_CYC",
7070 "BriefDescription": "Duration in cycles to reload from the local chip's Memory due to a marked load"
7171 },
72
- {,
72
+ {
7373 "EventCode": "0x4D054",
7474 "EventName": "PM_8FLOP_CMPL",
7575 "BriefDescription": "8 FLOP instruction completed"
7676 },
77
- {,
77
+ {
7878 "EventCode": "0x10026",
7979 "EventName": "PM_TABLEWALK_CYC",
8080 "BriefDescription": "Cycles when an instruction tablewalk is active"
8181 },
82
- {,
82
+ {
8383 "EventCode": "0x2C012",
8484 "EventName": "PM_CMPLU_STALL_DCACHE_MISS",
8585 "BriefDescription": "Finish stall because the NTF instruction was a load that missed the L1 and was waiting for the data to return from the nest"
8686 },
87
- {,
87
+ {
8888 "EventCode": "0x2E04C",
8989 "EventName": "PM_DPTEG_FROM_MEMORY",
9090 "BriefDescription": "A Page Table Entry was loaded into the TLB from a memory location including L4 from local remote or distant due to a data side request. When using Radix Page Translation, this count excludes PDE reloads. Only PTE reloads are included"
9191 },
92
- {,
92
+ {
9393 "EventCode": "0x3F142",
9494 "EventName": "PM_MRK_DPTEG_FROM_L3_DISP_CONFLICT",
9595 "BriefDescription": "A Page Table Entry was loaded into the TLB from local core's L3 with dispatch conflict due to a marked data side request. When using Radix Page Translation, this count excludes PDE reloads. Only PTE reloads are included"
9696 },
97
- {,
97
+ {
9898 "EventCode": "0x4F142",
9999 "EventName": "PM_MRK_DPTEG_FROM_L3",
100100 "BriefDescription": "A Page Table Entry was loaded into the TLB from local core's L3 due to a marked data side request. When using Radix Page Translation, this count excludes PDE reloads. Only PTE reloads are included"
101101 },
102
- {,
102
+ {
103103 "EventCode": "0x10060",
104104 "EventName": "PM_TM_TRANS_RUN_CYC",
105105 "BriefDescription": "run cycles in transactional state"
106106 },
107
- {,
107
+ {
108108 "EventCode": "0x1E04C",
109109 "EventName": "PM_DPTEG_FROM_LL4",
110110 "BriefDescription": "A Page Table Entry was loaded into the TLB from the local chip's L4 cache due to a data side request. When using Radix Page Translation, this count excludes PDE reloads. Only PTE reloads are included"
111111 },
112
- {,
112
+ {
113113 "EventCode": "0x45050",
114114 "EventName": "PM_1FLOP_CMPL",
115115 "BriefDescription": "one flop (fadd, fmul, fsub, fcmp, fsel, fabs, fnabs, fres, fsqrte, fneg) operation completed"
116116 }
117
-]
117
+]