.. | .. |
---|
| 1 | +/* SPDX-License-Identifier: GPL-2.0-only */ |
---|
1 | 2 | /* |
---|
2 | 3 | * TI AM437x Image Sensor Interface Registers |
---|
3 | 4 | * |
---|
.. | .. |
---|
5 | 6 | * |
---|
6 | 7 | * Benoit Parrot <bparrot@ti.com> |
---|
7 | 8 | * Lad, Prabhakar <prabhakar.csengg@gmail.com> |
---|
8 | | - * |
---|
9 | | - * This program is free software; you can redistribute it and/or modify |
---|
10 | | - * it under the terms of the GNU General Public License version 2 as |
---|
11 | | - * published by the Free Software Foundation. |
---|
12 | | - * |
---|
13 | | - * This program is distributed "as is" WITHOUT ANY WARRANTY of any |
---|
14 | | - * kind, whether express or implied; without even the implied warranty |
---|
15 | | - * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
---|
16 | | - * GNU General Public License for more details. |
---|
17 | 9 | */ |
---|
18 | 10 | |
---|
19 | 11 | #ifndef AM437X_VPFE_REGS_H |
---|
.. | .. |
---|
66 | 58 | #define VPFE_PIX_FMT_MASK 3 |
---|
67 | 59 | #define VPFE_PIX_FMT_SHIFT 12 |
---|
68 | 60 | #define VPFE_VP2SDR_DISABLE 0xfffbffff |
---|
69 | | -#define VPFE_WEN_ENABLE (1 << 17) |
---|
| 61 | +#define VPFE_WEN_ENABLE BIT(17) |
---|
70 | 62 | #define VPFE_SDR2RSZ_DISABLE 0xfff7ffff |
---|
71 | | -#define VPFE_VDHDEN_ENABLE (1 << 16) |
---|
72 | | -#define VPFE_LPF_ENABLE (1 << 14) |
---|
73 | | -#define VPFE_ALAW_ENABLE (1 << 3) |
---|
| 63 | +#define VPFE_VDHDEN_ENABLE BIT(16) |
---|
| 64 | +#define VPFE_LPF_ENABLE BIT(14) |
---|
| 65 | +#define VPFE_ALAW_ENABLE BIT(3) |
---|
74 | 66 | #define VPFE_ALAW_GAMMA_WD_MASK 7 |
---|
75 | | -#define VPFE_BLK_CLAMP_ENABLE (1 << 31) |
---|
| 67 | +#define VPFE_BLK_CLAMP_ENABLE BIT(31) |
---|
76 | 68 | #define VPFE_BLK_SGAIN_MASK 0x1f |
---|
77 | 69 | #define VPFE_BLK_ST_PXL_MASK 0x7fff |
---|
78 | 70 | #define VPFE_BLK_ST_PXL_SHIFT 10 |
---|
.. | .. |
---|
85 | 77 | #define VPFE_BLK_COMP_GB_COMP_SHIFT 8 |
---|
86 | 78 | #define VPFE_BLK_COMP_GR_COMP_SHIFT 16 |
---|
87 | 79 | #define VPFE_BLK_COMP_R_COMP_SHIFT 24 |
---|
88 | | -#define VPFE_LATCH_ON_VSYNC_DISABLE (1 << 15) |
---|
89 | | -#define VPFE_DATA_PACK_ENABLE (1 << 11) |
---|
| 80 | +#define VPFE_LATCH_ON_VSYNC_DISABLE BIT(15) |
---|
| 81 | +#define VPFE_DATA_PACK_ENABLE BIT(11) |
---|
90 | 82 | #define VPFE_HORZ_INFO_SPH_SHIFT 16 |
---|
91 | 83 | #define VPFE_VERT_START_SLV0_SHIFT 16 |
---|
92 | 84 | #define VPFE_VDINT_VDINT0_SHIFT 16 |
---|
.. | .. |
---|
114 | 106 | #define VPFE_SYN_FLDMODE_MASK 1 |
---|
115 | 107 | #define VPFE_SYN_FLDMODE_SHIFT 7 |
---|
116 | 108 | #define VPFE_REC656IF_BT656_EN 3 |
---|
117 | | -#define VPFE_SYN_MODE_VD_POL_NEGATIVE (1 << 2) |
---|
| 109 | +#define VPFE_SYN_MODE_VD_POL_NEGATIVE BIT(2) |
---|
118 | 110 | #define VPFE_CCDCFG_Y8POS_SHIFT 11 |
---|
119 | | -#define VPFE_CCDCFG_BW656_10BIT (1 << 5) |
---|
| 111 | +#define VPFE_CCDCFG_BW656_10BIT BIT(5) |
---|
120 | 112 | #define VPFE_SDOFST_FIELD_INTERLEAVED 0x249 |
---|
121 | 113 | #define VPFE_NO_CULLING 0xffff00ff |
---|
122 | | -#define VPFE_VDINT0 (1 << 0) |
---|
123 | | -#define VPFE_VDINT1 (1 << 1) |
---|
124 | | -#define VPFE_VDINT2 (1 << 2) |
---|
125 | | -#define VPFE_DMA_CNTL_OVERFLOW (1 << 31) |
---|
| 114 | +#define VPFE_VDINT0 BIT(0) |
---|
| 115 | +#define VPFE_VDINT1 BIT(1) |
---|
| 116 | +#define VPFE_VDINT2 BIT(2) |
---|
| 117 | +#define VPFE_DMA_CNTL_OVERFLOW BIT(31) |
---|
126 | 118 | |
---|
127 | 119 | #define VPFE_CONFIG_PCLK_INV_SHIFT 0 |
---|
128 | 120 | #define VPFE_CONFIG_PCLK_INV_MASK 1 |
---|