forked from ~ljy/RK356X_SDK_RELEASE

hc
2024-10-22 8ac6c7a54ed1b98d142dce24b11c6de6a1e239a5
kernel/tools/perf/pmu-events/arch/powerpc/power8/marked.json
....@@ -1,794 +1,794 @@
11 [
2
- {,
2
+ {
33 "EventCode": "0x3515e",
44 "EventName": "PM_MRK_BACK_BR_CMPL",
55 "BriefDescription": "Marked branch instruction completed with a target address less than current instruction address",
66 "PublicDescription": ""
77 },
8
- {,
8
+ {
99 "EventCode": "0x2013a",
1010 "EventName": "PM_MRK_BRU_FIN",
1111 "BriefDescription": "bru marked instr finish",
1212 "PublicDescription": ""
1313 },
14
- {,
14
+ {
1515 "EventCode": "0x1016e",
1616 "EventName": "PM_MRK_BR_CMPL",
1717 "BriefDescription": "Branch Instruction completed",
1818 "PublicDescription": ""
1919 },
20
- {,
20
+ {
2121 "EventCode": "0x301e4",
2222 "EventName": "PM_MRK_BR_MPRED_CMPL",
2323 "BriefDescription": "Marked Branch Mispredicted",
2424 "PublicDescription": ""
2525 },
26
- {,
26
+ {
2727 "EventCode": "0x101e2",
2828 "EventName": "PM_MRK_BR_TAKEN_CMPL",
2929 "BriefDescription": "Marked Branch Taken completed",
3030 "PublicDescription": ""
3131 },
32
- {,
32
+ {
3333 "EventCode": "0x4d148",
3434 "EventName": "PM_MRK_DATA_FROM_DL2L3_MOD",
3535 "BriefDescription": "The processor's data cache was reloaded with Modified (M) data from another chip's L2 or L3 on a different Node or Group (Distant), as this chip due to a marked load",
3636 "PublicDescription": ""
3737 },
38
- {,
38
+ {
3939 "EventCode": "0x2d128",
4040 "EventName": "PM_MRK_DATA_FROM_DL2L3_MOD_CYC",
4141 "BriefDescription": "Duration in cycles to reload with Modified (M) data from another chip's L2 or L3 on a different Node or Group (Distant), as this chip due to a marked load",
4242 "PublicDescription": ""
4343 },
44
- {,
44
+ {
4545 "EventCode": "0x3d148",
4646 "EventName": "PM_MRK_DATA_FROM_DL2L3_SHR",
4747 "BriefDescription": "The processor's data cache was reloaded with Shared (S) data from another chip's L2 or L3 on a different Node or Group (Distant), as this chip due to a marked load",
4848 "PublicDescription": ""
4949 },
50
- {,
50
+ {
5151 "EventCode": "0x2c128",
5252 "EventName": "PM_MRK_DATA_FROM_DL2L3_SHR_CYC",
5353 "BriefDescription": "Duration in cycles to reload with Shared (S) data from another chip's L2 or L3 on a different Node or Group (Distant), as this chip due to a marked load",
5454 "PublicDescription": ""
5555 },
56
- {,
56
+ {
5757 "EventCode": "0x3d14c",
5858 "EventName": "PM_MRK_DATA_FROM_DL4",
5959 "BriefDescription": "The processor's data cache was reloaded from another chip's L4 on a different Node or Group (Distant) due to a marked load",
6060 "PublicDescription": ""
6161 },
62
- {,
62
+ {
6363 "EventCode": "0x2c12c",
6464 "EventName": "PM_MRK_DATA_FROM_DL4_CYC",
6565 "BriefDescription": "Duration in cycles to reload from another chip's L4 on a different Node or Group (Distant) due to a marked load",
6666 "PublicDescription": ""
6767 },
68
- {,
68
+ {
6969 "EventCode": "0x4d14c",
7070 "EventName": "PM_MRK_DATA_FROM_DMEM",
7171 "BriefDescription": "The processor's data cache was reloaded from another chip's memory on the same Node or Group (Distant) due to a marked load",
7272 "PublicDescription": ""
7373 },
74
- {,
74
+ {
7575 "EventCode": "0x2d12c",
7676 "EventName": "PM_MRK_DATA_FROM_DMEM_CYC",
7777 "BriefDescription": "Duration in cycles to reload from another chip's memory on the same Node or Group (Distant) due to a marked load",
7878 "PublicDescription": ""
7979 },
80
- {,
80
+ {
8181 "EventCode": "0x1d142",
8282 "EventName": "PM_MRK_DATA_FROM_L2",
8383 "BriefDescription": "The processor's data cache was reloaded from local core's L2 due to a marked load",
8484 "PublicDescription": ""
8585 },
86
- {,
86
+ {
8787 "EventCode": "0x1d14e",
8888 "EventName": "PM_MRK_DATA_FROM_L2MISS",
8989 "BriefDescription": "Data cache reload L2 miss",
9090 "PublicDescription": ""
9191 },
92
- {,
92
+ {
9393 "EventCode": "0x4c12e",
9494 "EventName": "PM_MRK_DATA_FROM_L2MISS_CYC",
95
- "BriefDescription": "Duration in cycles to reload from a localtion other than the local core's L2 due to a marked load",
95
+ "BriefDescription": "Duration in cycles to reload from a location other than the local core's L2 due to a marked load",
9696 "PublicDescription": ""
9797 },
98
- {,
98
+ {
9999 "EventCode": "0x4c122",
100100 "EventName": "PM_MRK_DATA_FROM_L2_CYC",
101101 "BriefDescription": "Duration in cycles to reload from local core's L2 due to a marked load",
102102 "PublicDescription": ""
103103 },
104
- {,
104
+ {
105105 "EventCode": "0x3d140",
106106 "EventName": "PM_MRK_DATA_FROM_L2_DISP_CONFLICT_LDHITST",
107107 "BriefDescription": "The processor's data cache was reloaded from local core's L2 with load hit store conflict due to a marked load",
108108 "PublicDescription": ""
109109 },
110
- {,
110
+ {
111111 "EventCode": "0x2c120",
112112 "EventName": "PM_MRK_DATA_FROM_L2_DISP_CONFLICT_LDHITST_CYC",
113113 "BriefDescription": "Duration in cycles to reload from local core's L2 with load hit store conflict due to a marked load",
114114 "PublicDescription": ""
115115 },
116
- {,
116
+ {
117117 "EventCode": "0x4d140",
118118 "EventName": "PM_MRK_DATA_FROM_L2_DISP_CONFLICT_OTHER",
119119 "BriefDescription": "The processor's data cache was reloaded from local core's L2 with dispatch conflict due to a marked load",
120120 "PublicDescription": ""
121121 },
122
- {,
122
+ {
123123 "EventCode": "0x2d120",
124124 "EventName": "PM_MRK_DATA_FROM_L2_DISP_CONFLICT_OTHER_CYC",
125125 "BriefDescription": "Duration in cycles to reload from local core's L2 with dispatch conflict due to a marked load",
126126 "PublicDescription": ""
127127 },
128
- {,
128
+ {
129129 "EventCode": "0x2d140",
130130 "EventName": "PM_MRK_DATA_FROM_L2_MEPF",
131131 "BriefDescription": "The processor's data cache was reloaded from local core's L2 hit without dispatch conflicts on Mepf state. due to a marked load",
132132 "PublicDescription": ""
133133 },
134
- {,
134
+ {
135135 "EventCode": "0x4d120",
136136 "EventName": "PM_MRK_DATA_FROM_L2_MEPF_CYC",
137137 "BriefDescription": "Duration in cycles to reload from local core's L2 hit without dispatch conflicts on Mepf state. due to a marked load",
138138 "PublicDescription": ""
139139 },
140
- {,
140
+ {
141141 "EventCode": "0x1d140",
142142 "EventName": "PM_MRK_DATA_FROM_L2_NO_CONFLICT",
143143 "BriefDescription": "The processor's data cache was reloaded from local core's L2 without conflict due to a marked load",
144144 "PublicDescription": ""
145145 },
146
- {,
146
+ {
147147 "EventCode": "0x4c120",
148148 "EventName": "PM_MRK_DATA_FROM_L2_NO_CONFLICT_CYC",
149149 "BriefDescription": "Duration in cycles to reload from local core's L2 without conflict due to a marked load",
150150 "PublicDescription": ""
151151 },
152
- {,
152
+ {
153153 "EventCode": "0x4d142",
154154 "EventName": "PM_MRK_DATA_FROM_L3",
155155 "BriefDescription": "The processor's data cache was reloaded from local core's L3 due to a marked load",
156156 "PublicDescription": ""
157157 },
158
- {,
158
+ {
159159 "EventCode": "0x201e4",
160160 "EventName": "PM_MRK_DATA_FROM_L3MISS",
161
- "BriefDescription": "The processor's data cache was reloaded from a localtion other than the local core's L3 due to a marked load",
161
+ "BriefDescription": "The processor's data cache was reloaded from a location other than the local core's L3 due to a marked load",
162162 "PublicDescription": ""
163163 },
164
- {,
164
+ {
165165 "EventCode": "0x2d12e",
166166 "EventName": "PM_MRK_DATA_FROM_L3MISS_CYC",
167
- "BriefDescription": "Duration in cycles to reload from a localtion other than the local core's L3 due to a marked load",
167
+ "BriefDescription": "Duration in cycles to reload from a location other than the local core's L3 due to a marked load",
168168 "PublicDescription": ""
169169 },
170
- {,
170
+ {
171171 "EventCode": "0x2d122",
172172 "EventName": "PM_MRK_DATA_FROM_L3_CYC",
173173 "BriefDescription": "Duration in cycles to reload from local core's L3 due to a marked load",
174174 "PublicDescription": ""
175175 },
176
- {,
176
+ {
177177 "EventCode": "0x3d142",
178178 "EventName": "PM_MRK_DATA_FROM_L3_DISP_CONFLICT",
179179 "BriefDescription": "The processor's data cache was reloaded from local core's L3 with dispatch conflict due to a marked load",
180180 "PublicDescription": ""
181181 },
182
- {,
182
+ {
183183 "EventCode": "0x2c122",
184184 "EventName": "PM_MRK_DATA_FROM_L3_DISP_CONFLICT_CYC",
185185 "BriefDescription": "Duration in cycles to reload from local core's L3 with dispatch conflict due to a marked load",
186186 "PublicDescription": ""
187187 },
188
- {,
188
+ {
189189 "EventCode": "0x2d142",
190190 "EventName": "PM_MRK_DATA_FROM_L3_MEPF",
191191 "BriefDescription": "The processor's data cache was reloaded from local core's L3 without dispatch conflicts hit on Mepf state. due to a marked load",
192192 "PublicDescription": ""
193193 },
194
- {,
194
+ {
195195 "EventCode": "0x4d122",
196196 "EventName": "PM_MRK_DATA_FROM_L3_MEPF_CYC",
197197 "BriefDescription": "Duration in cycles to reload from local core's L3 without dispatch conflicts hit on Mepf state. due to a marked load",
198198 "PublicDescription": ""
199199 },
200
- {,
200
+ {
201201 "EventCode": "0x1d144",
202202 "EventName": "PM_MRK_DATA_FROM_L3_NO_CONFLICT",
203203 "BriefDescription": "The processor's data cache was reloaded from local core's L3 without conflict due to a marked load",
204204 "PublicDescription": ""
205205 },
206
- {,
206
+ {
207207 "EventCode": "0x4c124",
208208 "EventName": "PM_MRK_DATA_FROM_L3_NO_CONFLICT_CYC",
209209 "BriefDescription": "Duration in cycles to reload from local core's L3 without conflict due to a marked load",
210210 "PublicDescription": ""
211211 },
212
- {,
212
+ {
213213 "EventCode": "0x1d14c",
214214 "EventName": "PM_MRK_DATA_FROM_LL4",
215215 "BriefDescription": "The processor's data cache was reloaded from the local chip's L4 cache due to a marked load",
216216 "PublicDescription": ""
217217 },
218
- {,
218
+ {
219219 "EventCode": "0x4c12c",
220220 "EventName": "PM_MRK_DATA_FROM_LL4_CYC",
221221 "BriefDescription": "Duration in cycles to reload from the local chip's L4 cache due to a marked load",
222222 "PublicDescription": ""
223223 },
224
- {,
224
+ {
225225 "EventCode": "0x2d148",
226226 "EventName": "PM_MRK_DATA_FROM_LMEM",
227227 "BriefDescription": "The processor's data cache was reloaded from the local chip's Memory due to a marked load",
228228 "PublicDescription": ""
229229 },
230
- {,
230
+ {
231231 "EventCode": "0x4d128",
232232 "EventName": "PM_MRK_DATA_FROM_LMEM_CYC",
233233 "BriefDescription": "Duration in cycles to reload from the local chip's Memory due to a marked load",
234234 "PublicDescription": ""
235235 },
236
- {,
236
+ {
237237 "EventCode": "0x2d14c",
238238 "EventName": "PM_MRK_DATA_FROM_MEMORY",
239239 "BriefDescription": "The processor's data cache was reloaded from a memory location including L4 from local remote or distant due to a marked load",
240240 "PublicDescription": ""
241241 },
242
- {,
242
+ {
243243 "EventCode": "0x4d12c",
244244 "EventName": "PM_MRK_DATA_FROM_MEMORY_CYC",
245245 "BriefDescription": "Duration in cycles to reload from a memory location including L4 from local remote or distant due to a marked load",
246246 "PublicDescription": ""
247247 },
248
- {,
248
+ {
249249 "EventCode": "0x4d14a",
250250 "EventName": "PM_MRK_DATA_FROM_OFF_CHIP_CACHE",
251251 "BriefDescription": "The processor's data cache was reloaded either shared or modified data from another core's L2/L3 on a different chip (remote or distant) due to a marked load",
252252 "PublicDescription": ""
253253 },
254
- {,
254
+ {
255255 "EventCode": "0x2d12a",
256256 "EventName": "PM_MRK_DATA_FROM_OFF_CHIP_CACHE_CYC",
257257 "BriefDescription": "Duration in cycles to reload either shared or modified data from another core's L2/L3 on a different chip (remote or distant) due to a marked load",
258258 "PublicDescription": ""
259259 },
260
- {,
260
+ {
261261 "EventCode": "0x1d148",
262262 "EventName": "PM_MRK_DATA_FROM_ON_CHIP_CACHE",
263263 "BriefDescription": "The processor's data cache was reloaded either shared or modified data from another core's L2/L3 on the same chip due to a marked load",
264264 "PublicDescription": ""
265265 },
266
- {,
266
+ {
267267 "EventCode": "0x4c128",
268268 "EventName": "PM_MRK_DATA_FROM_ON_CHIP_CACHE_CYC",
269269 "BriefDescription": "Duration in cycles to reload either shared or modified data from another core's L2/L3 on the same chip due to a marked load",
270270 "PublicDescription": ""
271271 },
272
- {,
272
+ {
273273 "EventCode": "0x2d146",
274274 "EventName": "PM_MRK_DATA_FROM_RL2L3_MOD",
275275 "BriefDescription": "The processor's data cache was reloaded with Modified (M) data from another chip's L2 or L3 on the same Node or Group (Remote), as this chip due to a marked load",
276276 "PublicDescription": ""
277277 },
278
- {,
278
+ {
279279 "EventCode": "0x4d126",
280280 "EventName": "PM_MRK_DATA_FROM_RL2L3_MOD_CYC",
281281 "BriefDescription": "Duration in cycles to reload with Modified (M) data from another chip's L2 or L3 on the same Node or Group (Remote), as this chip due to a marked load",
282282 "PublicDescription": ""
283283 },
284
- {,
284
+ {
285285 "EventCode": "0x1d14a",
286286 "EventName": "PM_MRK_DATA_FROM_RL2L3_SHR",
287287 "BriefDescription": "The processor's data cache was reloaded with Shared (S) data from another chip's L2 or L3 on the same Node or Group (Remote), as this chip due to a marked load",
288288 "PublicDescription": ""
289289 },
290
- {,
290
+ {
291291 "EventCode": "0x4c12a",
292292 "EventName": "PM_MRK_DATA_FROM_RL2L3_SHR_CYC",
293293 "BriefDescription": "Duration in cycles to reload with Shared (S) data from another chip's L2 or L3 on the same Node or Group (Remote), as this chip due to a marked load",
294294 "PublicDescription": ""
295295 },
296
- {,
296
+ {
297297 "EventCode": "0x2d14a",
298298 "EventName": "PM_MRK_DATA_FROM_RL4",
299299 "BriefDescription": "The processor's data cache was reloaded from another chip's L4 on the same Node or Group ( Remote) due to a marked load",
300300 "PublicDescription": ""
301301 },
302
- {,
302
+ {
303303 "EventCode": "0x4d12a",
304304 "EventName": "PM_MRK_DATA_FROM_RL4_CYC",
305305 "BriefDescription": "Duration in cycles to reload from another chip's L4 on the same Node or Group ( Remote) due to a marked load",
306306 "PublicDescription": ""
307307 },
308
- {,
308
+ {
309309 "EventCode": "0x3d14a",
310310 "EventName": "PM_MRK_DATA_FROM_RMEM",
311311 "BriefDescription": "The processor's data cache was reloaded from another chip's memory on the same Node or Group ( Remote) due to a marked load",
312312 "PublicDescription": ""
313313 },
314
- {,
314
+ {
315315 "EventCode": "0x2c12a",
316316 "EventName": "PM_MRK_DATA_FROM_RMEM_CYC",
317317 "BriefDescription": "Duration in cycles to reload from another chip's memory on the same Node or Group ( Remote) due to a marked load",
318318 "PublicDescription": ""
319319 },
320
- {,
320
+ {
321321 "EventCode": "0x40118",
322322 "EventName": "PM_MRK_DCACHE_RELOAD_INTV",
323323 "BriefDescription": "Combined Intervention event",
324324 "PublicDescription": ""
325325 },
326
- {,
326
+ {
327327 "EventCode": "0x301e6",
328328 "EventName": "PM_MRK_DERAT_MISS",
329329 "BriefDescription": "Erat Miss (TLB Access) All page sizes",
330330 "PublicDescription": ""
331331 },
332
- {,
332
+ {
333333 "EventCode": "0x4d154",
334334 "EventName": "PM_MRK_DERAT_MISS_16G",
335335 "BriefDescription": "Marked Data ERAT Miss (Data TLB Access) page size 16G",
336336 "PublicDescription": ""
337337 },
338
- {,
338
+ {
339339 "EventCode": "0x3d154",
340340 "EventName": "PM_MRK_DERAT_MISS_16M",
341341 "BriefDescription": "Marked Data ERAT Miss (Data TLB Access) page size 16M",
342342 "PublicDescription": ""
343343 },
344
- {,
344
+ {
345345 "EventCode": "0x1d156",
346346 "EventName": "PM_MRK_DERAT_MISS_4K",
347347 "BriefDescription": "Marked Data ERAT Miss (Data TLB Access) page size 4K",
348348 "PublicDescription": ""
349349 },
350
- {,
350
+ {
351351 "EventCode": "0x2d154",
352352 "EventName": "PM_MRK_DERAT_MISS_64K",
353353 "BriefDescription": "Marked Data ERAT Miss (Data TLB Access) page size 64K",
354354 "PublicDescription": ""
355355 },
356
- {,
356
+ {
357357 "EventCode": "0x20132",
358358 "EventName": "PM_MRK_DFU_FIN",
359359 "BriefDescription": "Decimal Unit marked Instruction Finish",
360360 "PublicDescription": ""
361361 },
362
- {,
362
+ {
363363 "EventCode": "0x4f148",
364364 "EventName": "PM_MRK_DPTEG_FROM_DL2L3_MOD",
365365 "BriefDescription": "A Page Table Entry was loaded into the TLB with Modified (M) data from another chip's L2 or L3 on a different Node or Group (Distant), as this chip due to a marked data side request",
366366 "PublicDescription": ""
367367 },
368
- {,
368
+ {
369369 "EventCode": "0x3f148",
370370 "EventName": "PM_MRK_DPTEG_FROM_DL2L3_SHR",
371371 "BriefDescription": "A Page Table Entry was loaded into the TLB with Shared (S) data from another chip's L2 or L3 on a different Node or Group (Distant), as this chip due to a marked data side request",
372372 "PublicDescription": ""
373373 },
374
- {,
374
+ {
375375 "EventCode": "0x3f14c",
376376 "EventName": "PM_MRK_DPTEG_FROM_DL4",
377377 "BriefDescription": "A Page Table Entry was loaded into the TLB from another chip's L4 on a different Node or Group (Distant) due to a marked data side request",
378378 "PublicDescription": ""
379379 },
380
- {,
380
+ {
381381 "EventCode": "0x4f14c",
382382 "EventName": "PM_MRK_DPTEG_FROM_DMEM",
383383 "BriefDescription": "A Page Table Entry was loaded into the TLB from another chip's memory on the same Node or Group (Distant) due to a marked data side request",
384384 "PublicDescription": ""
385385 },
386
- {,
386
+ {
387387 "EventCode": "0x1f142",
388388 "EventName": "PM_MRK_DPTEG_FROM_L2",
389389 "BriefDescription": "A Page Table Entry was loaded into the TLB from local core's L2 due to a marked data side request",
390390 "PublicDescription": ""
391391 },
392
- {,
392
+ {
393393 "EventCode": "0x1f14e",
394394 "EventName": "PM_MRK_DPTEG_FROM_L2MISS",
395
- "BriefDescription": "A Page Table Entry was loaded into the TLB from a localtion other than the local core's L2 due to a marked data side request",
395
+ "BriefDescription": "A Page Table Entry was loaded into the TLB from a location other than the local core's L2 due to a marked data side request",
396396 "PublicDescription": ""
397397 },
398
- {,
398
+ {
399399 "EventCode": "0x2f140",
400400 "EventName": "PM_MRK_DPTEG_FROM_L2_MEPF",
401401 "BriefDescription": "A Page Table Entry was loaded into the TLB from local core's L2 hit without dispatch conflicts on Mepf state. due to a marked data side request",
402402 "PublicDescription": ""
403403 },
404
- {,
404
+ {
405405 "EventCode": "0x1f140",
406406 "EventName": "PM_MRK_DPTEG_FROM_L2_NO_CONFLICT",
407407 "BriefDescription": "A Page Table Entry was loaded into the TLB from local core's L2 without conflict due to a marked data side request",
408408 "PublicDescription": ""
409409 },
410
- {,
410
+ {
411411 "EventCode": "0x4f142",
412412 "EventName": "PM_MRK_DPTEG_FROM_L3",
413413 "BriefDescription": "A Page Table Entry was loaded into the TLB from local core's L3 due to a marked data side request",
414414 "PublicDescription": ""
415415 },
416
- {,
416
+ {
417417 "EventCode": "0x4f14e",
418418 "EventName": "PM_MRK_DPTEG_FROM_L3MISS",
419
- "BriefDescription": "A Page Table Entry was loaded into the TLB from a localtion other than the local core's L3 due to a marked data side request",
419
+ "BriefDescription": "A Page Table Entry was loaded into the TLB from a location other than the local core's L3 due to a marked data side request",
420420 "PublicDescription": ""
421421 },
422
- {,
422
+ {
423423 "EventCode": "0x3f142",
424424 "EventName": "PM_MRK_DPTEG_FROM_L3_DISP_CONFLICT",
425425 "BriefDescription": "A Page Table Entry was loaded into the TLB from local core's L3 with dispatch conflict due to a marked data side request",
426426 "PublicDescription": ""
427427 },
428
- {,
428
+ {
429429 "EventCode": "0x2f142",
430430 "EventName": "PM_MRK_DPTEG_FROM_L3_MEPF",
431431 "BriefDescription": "A Page Table Entry was loaded into the TLB from local core's L3 without dispatch conflicts hit on Mepf state. due to a marked data side request",
432432 "PublicDescription": ""
433433 },
434
- {,
434
+ {
435435 "EventCode": "0x1f144",
436436 "EventName": "PM_MRK_DPTEG_FROM_L3_NO_CONFLICT",
437437 "BriefDescription": "A Page Table Entry was loaded into the TLB from local core's L3 without conflict due to a marked data side request",
438438 "PublicDescription": ""
439439 },
440
- {,
440
+ {
441441 "EventCode": "0x1f14c",
442442 "EventName": "PM_MRK_DPTEG_FROM_LL4",
443443 "BriefDescription": "A Page Table Entry was loaded into the TLB from the local chip's L4 cache due to a marked data side request",
444444 "PublicDescription": ""
445445 },
446
- {,
446
+ {
447447 "EventCode": "0x2f148",
448448 "EventName": "PM_MRK_DPTEG_FROM_LMEM",
449449 "BriefDescription": "A Page Table Entry was loaded into the TLB from the local chip's Memory due to a marked data side request",
450450 "PublicDescription": ""
451451 },
452
- {,
452
+ {
453453 "EventCode": "0x2f14c",
454454 "EventName": "PM_MRK_DPTEG_FROM_MEMORY",
455455 "BriefDescription": "A Page Table Entry was loaded into the TLB from a memory location including L4 from local remote or distant due to a marked data side request",
456456 "PublicDescription": ""
457457 },
458
- {,
458
+ {
459459 "EventCode": "0x4f14a",
460460 "EventName": "PM_MRK_DPTEG_FROM_OFF_CHIP_CACHE",
461461 "BriefDescription": "A Page Table Entry was loaded into the TLB either shared or modified data from another core's L2/L3 on a different chip (remote or distant) due to a marked data side request",
462462 "PublicDescription": ""
463463 },
464
- {,
464
+ {
465465 "EventCode": "0x1f148",
466466 "EventName": "PM_MRK_DPTEG_FROM_ON_CHIP_CACHE",
467467 "BriefDescription": "A Page Table Entry was loaded into the TLB either shared or modified data from another core's L2/L3 on the same chip due to a marked data side request",
468468 "PublicDescription": ""
469469 },
470
- {,
470
+ {
471471 "EventCode": "0x2f146",
472472 "EventName": "PM_MRK_DPTEG_FROM_RL2L3_MOD",
473473 "BriefDescription": "A Page Table Entry was loaded into the TLB with Modified (M) data from another chip's L2 or L3 on the same Node or Group (Remote), as this chip due to a marked data side request",
474474 "PublicDescription": ""
475475 },
476
- {,
476
+ {
477477 "EventCode": "0x1f14a",
478478 "EventName": "PM_MRK_DPTEG_FROM_RL2L3_SHR",
479479 "BriefDescription": "A Page Table Entry was loaded into the TLB with Shared (S) data from another chip's L2 or L3 on the same Node or Group (Remote), as this chip due to a marked data side request",
480480 "PublicDescription": ""
481481 },
482
- {,
482
+ {
483483 "EventCode": "0x2f14a",
484484 "EventName": "PM_MRK_DPTEG_FROM_RL4",
485485 "BriefDescription": "A Page Table Entry was loaded into the TLB from another chip's L4 on the same Node or Group ( Remote) due to a marked data side request",
486486 "PublicDescription": ""
487487 },
488
- {,
488
+ {
489489 "EventCode": "0x3f14a",
490490 "EventName": "PM_MRK_DPTEG_FROM_RMEM",
491491 "BriefDescription": "A Page Table Entry was loaded into the TLB from another chip's memory on the same Node or Group ( Remote) due to a marked data side request",
492492 "PublicDescription": ""
493493 },
494
- {,
494
+ {
495495 "EventCode": "0x401e4",
496496 "EventName": "PM_MRK_DTLB_MISS",
497497 "BriefDescription": "Marked dtlb miss",
498498 "PublicDescription": ""
499499 },
500
- {,
500
+ {
501501 "EventCode": "0x1d158",
502502 "EventName": "PM_MRK_DTLB_MISS_16G",
503503 "BriefDescription": "Marked Data TLB Miss page size 16G",
504504 "PublicDescription": ""
505505 },
506
- {,
506
+ {
507507 "EventCode": "0x4d156",
508508 "EventName": "PM_MRK_DTLB_MISS_16M",
509509 "BriefDescription": "Marked Data TLB Miss page size 16M",
510510 "PublicDescription": ""
511511 },
512
- {,
512
+ {
513513 "EventCode": "0x2d156",
514514 "EventName": "PM_MRK_DTLB_MISS_4K",
515515 "BriefDescription": "Marked Data TLB Miss page size 4k",
516516 "PublicDescription": ""
517517 },
518
- {,
518
+ {
519519 "EventCode": "0x3d156",
520520 "EventName": "PM_MRK_DTLB_MISS_64K",
521521 "BriefDescription": "Marked Data TLB Miss page size 64K",
522522 "PublicDescription": ""
523523 },
524
- {,
524
+ {
525525 "EventCode": "0x40154",
526526 "EventName": "PM_MRK_FAB_RSP_BKILL",
527527 "BriefDescription": "Marked store had to do a bkill",
528528 "PublicDescription": ""
529529 },
530
- {,
530
+ {
531531 "EventCode": "0x2f150",
532532 "EventName": "PM_MRK_FAB_RSP_BKILL_CYC",
533533 "BriefDescription": "cycles L2 RC took for a bkill",
534534 "PublicDescription": ""
535535 },
536
- {,
536
+ {
537537 "EventCode": "0x3015e",
538538 "EventName": "PM_MRK_FAB_RSP_CLAIM_RTY",
539539 "BriefDescription": "Sampled store did a rwitm and got a rty",
540540 "PublicDescription": ""
541541 },
542
- {,
542
+ {
543543 "EventCode": "0x30154",
544544 "EventName": "PM_MRK_FAB_RSP_DCLAIM",
545545 "BriefDescription": "Marked store had to do a dclaim",
546546 "PublicDescription": ""
547547 },
548
- {,
548
+ {
549549 "EventCode": "0x2f152",
550550 "EventName": "PM_MRK_FAB_RSP_DCLAIM_CYC",
551551 "BriefDescription": "cycles L2 RC took for a dclaim",
552552 "PublicDescription": ""
553553 },
554
- {,
554
+ {
555555 "EventCode": "0x4015e",
556556 "EventName": "PM_MRK_FAB_RSP_RD_RTY",
557557 "BriefDescription": "Sampled L2 reads retry count",
558558 "PublicDescription": ""
559559 },
560
- {,
560
+ {
561561 "EventCode": "0x1015e",
562562 "EventName": "PM_MRK_FAB_RSP_RD_T_INTV",
563563 "BriefDescription": "Sampled Read got a T intervention",
564564 "PublicDescription": ""
565565 },
566
- {,
566
+ {
567567 "EventCode": "0x4f150",
568568 "EventName": "PM_MRK_FAB_RSP_RWITM_CYC",
569569 "BriefDescription": "cycles L2 RC took for a rwitm",
570570 "PublicDescription": ""
571571 },
572
- {,
572
+ {
573573 "EventCode": "0x2015e",
574574 "EventName": "PM_MRK_FAB_RSP_RWITM_RTY",
575575 "BriefDescription": "Sampled store did a rwitm and got a rty",
576576 "PublicDescription": ""
577577 },
578
- {,
578
+ {
579579 "EventCode": "0x20134",
580580 "EventName": "PM_MRK_FXU_FIN",
581581 "BriefDescription": "fxu marked instr finish",
582582 "PublicDescription": ""
583583 },
584
- {,
584
+ {
585585 "EventCode": "0x401e0",
586586 "EventName": "PM_MRK_INST_CMPL",
587587 "BriefDescription": "marked instruction completed",
588588 "PublicDescription": ""
589589 },
590
- {,
590
+ {
591591 "EventCode": "0x20130",
592592 "EventName": "PM_MRK_INST_DECODED",
593593 "BriefDescription": "marked instruction decoded",
594594 "PublicDescription": "marked instruction decoded. Name from ISU?"
595595 },
596
- {,
596
+ {
597597 "EventCode": "0x101e0",
598598 "EventName": "PM_MRK_INST_DISP",
599599 "BriefDescription": "The thread has dispatched a randomly sampled marked instruction",
600600 "PublicDescription": "Marked Instruction dispatched"
601601 },
602
- {,
602
+ {
603603 "EventCode": "0x30130",
604604 "EventName": "PM_MRK_INST_FIN",
605605 "BriefDescription": "marked instruction finished",
606606 "PublicDescription": "marked instr finish any unit"
607607 },
608
- {,
608
+ {
609609 "EventCode": "0x401e6",
610610 "EventName": "PM_MRK_INST_FROM_L3MISS",
611611 "BriefDescription": "Marked instruction was reloaded from a location beyond the local chiplet",
612612 "PublicDescription": "n/a"
613613 },
614
- {,
614
+ {
615615 "EventCode": "0x10132",
616616 "EventName": "PM_MRK_INST_ISSUED",
617617 "BriefDescription": "Marked instruction issued",
618618 "PublicDescription": ""
619619 },
620
- {,
620
+ {
621621 "EventCode": "0x40134",
622622 "EventName": "PM_MRK_INST_TIMEO",
623623 "BriefDescription": "marked Instruction finish timeout (instruction lost)",
624624 "PublicDescription": ""
625625 },
626
- {,
626
+ {
627627 "EventCode": "0x101e4",
628628 "EventName": "PM_MRK_L1_ICACHE_MISS",
629629 "BriefDescription": "sampled Instruction suffered an icache Miss",
630630 "PublicDescription": "Marked L1 Icache Miss"
631631 },
632
- {,
632
+ {
633633 "EventCode": "0x101ea",
634634 "EventName": "PM_MRK_L1_RELOAD_VALID",
635635 "BriefDescription": "Marked demand reload",
636636 "PublicDescription": ""
637637 },
638
- {,
638
+ {
639639 "EventCode": "0x20114",
640640 "EventName": "PM_MRK_L2_RC_DISP",
641641 "BriefDescription": "Marked Instruction RC dispatched in L2",
642642 "PublicDescription": ""
643643 },
644
- {,
644
+ {
645645 "EventCode": "0x3012a",
646646 "EventName": "PM_MRK_L2_RC_DONE",
647647 "BriefDescription": "Marked RC done",
648648 "PublicDescription": ""
649649 },
650
- {,
650
+ {
651651 "EventCode": "0x40116",
652652 "EventName": "PM_MRK_LARX_FIN",
653653 "BriefDescription": "Larx finished",
654654 "PublicDescription": ""
655655 },
656
- {,
656
+ {
657657 "EventCode": "0x1013e",
658658 "EventName": "PM_MRK_LD_MISS_EXPOSED_CYC",
659659 "BriefDescription": "Marked Load exposed Miss cycles",
660660 "PublicDescription": "Marked Load exposed Miss (use edge detect to count #)"
661661 },
662
- {,
662
+ {
663663 "EventCode": "0x201e2",
664664 "EventName": "PM_MRK_LD_MISS_L1",
665665 "BriefDescription": "Marked DL1 Demand Miss counted at exec time",
666666 "PublicDescription": ""
667667 },
668
- {,
668
+ {
669669 "EventCode": "0x4013e",
670670 "EventName": "PM_MRK_LD_MISS_L1_CYC",
671671 "BriefDescription": "Marked ld latency",
672672 "PublicDescription": ""
673673 },
674
- {,
674
+ {
675675 "EventCode": "0x40132",
676676 "EventName": "PM_MRK_LSU_FIN",
677677 "BriefDescription": "lsu marked instr finish",
678678 "PublicDescription": ""
679679 },
680
- {,
680
+ {
681681 "EventCode": "0x20112",
682682 "EventName": "PM_MRK_NTF_FIN",
683683 "BriefDescription": "Marked next to finish instruction finished",
684684 "PublicDescription": ""
685685 },
686
- {,
686
+ {
687687 "EventCode": "0x1d15e",
688688 "EventName": "PM_MRK_RUN_CYC",
689689 "BriefDescription": "Marked run cycles",
690690 "PublicDescription": ""
691691 },
692
- {,
692
+ {
693693 "EventCode": "0x3013e",
694694 "EventName": "PM_MRK_STALL_CMPLU_CYC",
695695 "BriefDescription": "Marked Group completion Stall",
696696 "PublicDescription": "Marked Group Completion Stall cycles (use edge detect to count #)"
697697 },
698
- {,
698
+ {
699699 "EventCode": "0x3e158",
700700 "EventName": "PM_MRK_STCX_FAIL",
701701 "BriefDescription": "marked stcx failed",
702702 "PublicDescription": ""
703703 },
704
- {,
704
+ {
705705 "EventCode": "0x10134",
706706 "EventName": "PM_MRK_ST_CMPL",
707707 "BriefDescription": "marked store completed and sent to nest",
708708 "PublicDescription": "Marked store completed"
709709 },
710
- {,
710
+ {
711711 "EventCode": "0x30134",
712712 "EventName": "PM_MRK_ST_CMPL_INT",
713713 "BriefDescription": "marked store finished with intervention",
714714 "PublicDescription": "marked store complete (data home) with intervention"
715715 },
716
- {,
716
+ {
717717 "EventCode": "0x3f150",
718718 "EventName": "PM_MRK_ST_DRAIN_TO_L2DISP_CYC",
719719 "BriefDescription": "cycles to drain st from core to L2",
720720 "PublicDescription": ""
721721 },
722
- {,
722
+ {
723723 "EventCode": "0x3012c",
724724 "EventName": "PM_MRK_ST_FWD",
725725 "BriefDescription": "Marked st forwards",
726726 "PublicDescription": ""
727727 },
728
- {,
728
+ {
729729 "EventCode": "0x1f150",
730730 "EventName": "PM_MRK_ST_L2DISP_TO_CMPL_CYC",
731731 "BriefDescription": "cycles from L2 rc disp to l2 rc completion",
732732 "PublicDescription": ""
733733 },
734
- {,
734
+ {
735735 "EventCode": "0x20138",
736736 "EventName": "PM_MRK_ST_NEST",
737737 "BriefDescription": "Marked store sent to nest",
738738 "PublicDescription": ""
739739 },
740
- {,
740
+ {
741741 "EventCode": "0x30132",
742742 "EventName": "PM_MRK_VSU_FIN",
743743 "BriefDescription": "VSU marked instr finish",
744744 "PublicDescription": "vsu (fpu) marked instr finish"
745745 },
746
- {,
746
+ {
747747 "EventCode": "0x3d15e",
748748 "EventName": "PM_MULT_MRK",
749749 "BriefDescription": "mult marked instr",
750750 "PublicDescription": ""
751751 },
752
- {,
752
+ {
753753 "EventCode": "0x15152",
754754 "EventName": "PM_SYNC_MRK_BR_LINK",
755755 "BriefDescription": "Marked Branch and link branch that can cause a synchronous interrupt",
756756 "PublicDescription": ""
757757 },
758
- {,
758
+ {
759759 "EventCode": "0x1515c",
760760 "EventName": "PM_SYNC_MRK_BR_MPRED",
761761 "BriefDescription": "Marked Branch mispredict that can cause a synchronous interrupt",
762762 "PublicDescription": ""
763763 },
764
- {,
764
+ {
765765 "EventCode": "0x15156",
766766 "EventName": "PM_SYNC_MRK_FX_DIVIDE",
767767 "BriefDescription": "Marked fixed point divide that can cause a synchronous interrupt",
768768 "PublicDescription": ""
769769 },
770
- {,
770
+ {
771771 "EventCode": "0x15158",
772772 "EventName": "PM_SYNC_MRK_L2HIT",
773773 "BriefDescription": "Marked L2 Hits that can throw a synchronous interrupt",
774774 "PublicDescription": ""
775775 },
776
- {,
776
+ {
777777 "EventCode": "0x1515a",
778778 "EventName": "PM_SYNC_MRK_L2MISS",
779779 "BriefDescription": "Marked L2 Miss that can throw a synchronous interrupt",
780780 "PublicDescription": ""
781781 },
782
- {,
782
+ {
783783 "EventCode": "0x15154",
784784 "EventName": "PM_SYNC_MRK_L3MISS",
785785 "BriefDescription": "Marked L3 misses that can throw a synchronous interrupt",
786786 "PublicDescription": ""
787787 },
788
- {,
788
+ {
789789 "EventCode": "0x15150",
790790 "EventName": "PM_SYNC_MRK_PROBE_NOP",
791791 "BriefDescription": "Marked probeNops which can cause synchronous interrupts",
792792 "PublicDescription": ""
793
- },
793
+ }
794794 ]