.. | .. |
---|
1 | 1 | [ |
---|
2 | 2 | { |
---|
3 | | - "ArchStdEvent": "L1D_CACHE_RD", |
---|
| 3 | + "ArchStdEvent": "L1D_CACHE_RD" |
---|
4 | 4 | }, |
---|
5 | 5 | { |
---|
6 | | - "ArchStdEvent": "L1D_CACHE_WR", |
---|
| 6 | + "ArchStdEvent": "L1D_CACHE_WR" |
---|
7 | 7 | }, |
---|
8 | 8 | { |
---|
9 | | - "ArchStdEvent": "L1D_CACHE_REFILL_RD", |
---|
| 9 | + "ArchStdEvent": "L1D_CACHE_REFILL_RD" |
---|
10 | 10 | }, |
---|
11 | 11 | { |
---|
12 | | - "ArchStdEvent": "L1D_CACHE_REFILL_WR", |
---|
| 12 | + "ArchStdEvent": "L1D_CACHE_REFILL_WR" |
---|
13 | 13 | }, |
---|
14 | 14 | { |
---|
15 | | - "ArchStdEvent": "L1D_CACHE_REFILL_INNER", |
---|
| 15 | + "ArchStdEvent": "L1D_CACHE_REFILL_INNER" |
---|
16 | 16 | }, |
---|
17 | 17 | { |
---|
18 | | - "ArchStdEvent": "L1D_CACHE_REFILL_OUTER", |
---|
| 18 | + "ArchStdEvent": "L1D_CACHE_REFILL_OUTER" |
---|
19 | 19 | }, |
---|
20 | 20 | { |
---|
21 | | - "ArchStdEvent": "L1D_CACHE_WB_VICTIM", |
---|
| 21 | + "ArchStdEvent": "L1D_CACHE_WB_VICTIM" |
---|
22 | 22 | }, |
---|
23 | 23 | { |
---|
24 | | - "ArchStdEvent": "L1D_CACHE_WB_CLEAN", |
---|
| 24 | + "ArchStdEvent": "L1D_CACHE_WB_CLEAN" |
---|
25 | 25 | }, |
---|
26 | 26 | { |
---|
27 | | - "ArchStdEvent": "L1D_CACHE_INVAL", |
---|
| 27 | + "ArchStdEvent": "L1D_CACHE_INVAL" |
---|
28 | 28 | }, |
---|
29 | 29 | { |
---|
30 | | - "ArchStdEvent": "L1D_TLB_REFILL_RD", |
---|
| 30 | + "ArchStdEvent": "L1D_TLB_REFILL_RD" |
---|
31 | 31 | }, |
---|
32 | 32 | { |
---|
33 | | - "ArchStdEvent": "L1D_TLB_REFILL_WR", |
---|
| 33 | + "ArchStdEvent": "L1D_TLB_REFILL_WR" |
---|
34 | 34 | }, |
---|
35 | 35 | { |
---|
36 | | - "ArchStdEvent": "L1D_TLB_RD", |
---|
| 36 | + "ArchStdEvent": "L1D_TLB_RD" |
---|
37 | 37 | }, |
---|
38 | 38 | { |
---|
39 | | - "ArchStdEvent": "L1D_TLB_WR", |
---|
| 39 | + "ArchStdEvent": "L1D_TLB_WR" |
---|
40 | 40 | }, |
---|
41 | 41 | { |
---|
42 | | - "ArchStdEvent": "L2D_TLB_REFILL_RD", |
---|
| 42 | + "ArchStdEvent": "L2D_TLB_REFILL_RD" |
---|
43 | 43 | }, |
---|
44 | 44 | { |
---|
45 | | - "ArchStdEvent": "L2D_TLB_REFILL_WR", |
---|
| 45 | + "ArchStdEvent": "L2D_TLB_REFILL_WR" |
---|
46 | 46 | }, |
---|
47 | 47 | { |
---|
48 | | - "ArchStdEvent": "L2D_TLB_RD", |
---|
| 48 | + "ArchStdEvent": "L2D_TLB_RD" |
---|
49 | 49 | }, |
---|
50 | 50 | { |
---|
51 | | - "ArchStdEvent": "L2D_TLB_WR", |
---|
| 51 | + "ArchStdEvent": "L2D_TLB_WR" |
---|
52 | 52 | }, |
---|
53 | 53 | { |
---|
54 | | - "ArchStdEvent": "BUS_ACCESS_RD", |
---|
| 54 | + "ArchStdEvent": "BUS_ACCESS_RD" |
---|
55 | 55 | }, |
---|
56 | 56 | { |
---|
57 | | - "ArchStdEvent": "BUS_ACCESS_WR", |
---|
| 57 | + "ArchStdEvent": "BUS_ACCESS_WR" |
---|
58 | 58 | }, |
---|
59 | 59 | { |
---|
60 | | - "ArchStdEvent": "MEM_ACCESS_RD", |
---|
| 60 | + "ArchStdEvent": "MEM_ACCESS_RD" |
---|
61 | 61 | }, |
---|
62 | 62 | { |
---|
63 | | - "ArchStdEvent": "MEM_ACCESS_WR", |
---|
| 63 | + "ArchStdEvent": "MEM_ACCESS_WR" |
---|
64 | 64 | }, |
---|
65 | 65 | { |
---|
66 | | - "ArchStdEvent": "UNALIGNED_LD_SPEC", |
---|
| 66 | + "ArchStdEvent": "UNALIGNED_LD_SPEC" |
---|
67 | 67 | }, |
---|
68 | 68 | { |
---|
69 | | - "ArchStdEvent": "UNALIGNED_ST_SPEC", |
---|
| 69 | + "ArchStdEvent": "UNALIGNED_ST_SPEC" |
---|
70 | 70 | }, |
---|
71 | 71 | { |
---|
72 | | - "ArchStdEvent": "UNALIGNED_LDST_SPEC", |
---|
| 72 | + "ArchStdEvent": "UNALIGNED_LDST_SPEC" |
---|
73 | 73 | }, |
---|
74 | 74 | { |
---|
75 | | - "ArchStdEvent": "EXC_UNDEF", |
---|
| 75 | + "ArchStdEvent": "EXC_UNDEF" |
---|
76 | 76 | }, |
---|
77 | 77 | { |
---|
78 | | - "ArchStdEvent": "EXC_SVC", |
---|
| 78 | + "ArchStdEvent": "EXC_SVC" |
---|
79 | 79 | }, |
---|
80 | 80 | { |
---|
81 | | - "ArchStdEvent": "EXC_PABORT", |
---|
| 81 | + "ArchStdEvent": "EXC_PABORT" |
---|
82 | 82 | }, |
---|
83 | 83 | { |
---|
84 | | - "ArchStdEvent": "EXC_DABORT", |
---|
| 84 | + "ArchStdEvent": "EXC_DABORT" |
---|
85 | 85 | }, |
---|
86 | 86 | { |
---|
87 | | - "ArchStdEvent": "EXC_IRQ", |
---|
| 87 | + "ArchStdEvent": "EXC_IRQ" |
---|
88 | 88 | }, |
---|
89 | 89 | { |
---|
90 | | - "ArchStdEvent": "EXC_FIQ", |
---|
| 90 | + "ArchStdEvent": "EXC_FIQ" |
---|
91 | 91 | }, |
---|
92 | 92 | { |
---|
93 | | - "ArchStdEvent": "EXC_SMC", |
---|
| 93 | + "ArchStdEvent": "EXC_SMC" |
---|
94 | 94 | }, |
---|
95 | 95 | { |
---|
96 | | - "ArchStdEvent": "EXC_HVC", |
---|
| 96 | + "ArchStdEvent": "EXC_HVC" |
---|
97 | 97 | }, |
---|
98 | 98 | { |
---|
99 | | - "ArchStdEvent": "EXC_TRAP_PABORT", |
---|
| 99 | + "ArchStdEvent": "EXC_TRAP_PABORT" |
---|
100 | 100 | }, |
---|
101 | 101 | { |
---|
102 | | - "ArchStdEvent": "EXC_TRAP_DABORT", |
---|
| 102 | + "ArchStdEvent": "EXC_TRAP_DABORT" |
---|
103 | 103 | }, |
---|
104 | 104 | { |
---|
105 | | - "ArchStdEvent": "EXC_TRAP_OTHER", |
---|
| 105 | + "ArchStdEvent": "EXC_TRAP_OTHER" |
---|
106 | 106 | }, |
---|
107 | 107 | { |
---|
108 | | - "ArchStdEvent": "EXC_TRAP_IRQ", |
---|
| 108 | + "ArchStdEvent": "EXC_TRAP_IRQ" |
---|
109 | 109 | }, |
---|
110 | 110 | { |
---|
111 | | - "ArchStdEvent": "EXC_TRAP_FIQ", |
---|
| 111 | + "ArchStdEvent": "EXC_TRAP_FIQ" |
---|
112 | 112 | } |
---|
113 | 113 | ] |
---|