forked from ~ljy/RK356X_SDK_RELEASE

hc
2024-10-22 8ac6c7a54ed1b98d142dce24b11c6de6a1e239a5
kernel/tools/perf/pmu-events/arch/arm64/cavium/thunderx2/core-imp-def.json
....@@ -1,113 +1,113 @@
11 [
22 {
3
- "ArchStdEvent": "L1D_CACHE_RD",
3
+ "ArchStdEvent": "L1D_CACHE_RD"
44 },
55 {
6
- "ArchStdEvent": "L1D_CACHE_WR",
6
+ "ArchStdEvent": "L1D_CACHE_WR"
77 },
88 {
9
- "ArchStdEvent": "L1D_CACHE_REFILL_RD",
9
+ "ArchStdEvent": "L1D_CACHE_REFILL_RD"
1010 },
1111 {
12
- "ArchStdEvent": "L1D_CACHE_REFILL_WR",
12
+ "ArchStdEvent": "L1D_CACHE_REFILL_WR"
1313 },
1414 {
15
- "ArchStdEvent": "L1D_CACHE_REFILL_INNER",
15
+ "ArchStdEvent": "L1D_CACHE_REFILL_INNER"
1616 },
1717 {
18
- "ArchStdEvent": "L1D_CACHE_REFILL_OUTER",
18
+ "ArchStdEvent": "L1D_CACHE_REFILL_OUTER"
1919 },
2020 {
21
- "ArchStdEvent": "L1D_CACHE_WB_VICTIM",
21
+ "ArchStdEvent": "L1D_CACHE_WB_VICTIM"
2222 },
2323 {
24
- "ArchStdEvent": "L1D_CACHE_WB_CLEAN",
24
+ "ArchStdEvent": "L1D_CACHE_WB_CLEAN"
2525 },
2626 {
27
- "ArchStdEvent": "L1D_CACHE_INVAL",
27
+ "ArchStdEvent": "L1D_CACHE_INVAL"
2828 },
2929 {
30
- "ArchStdEvent": "L1D_TLB_REFILL_RD",
30
+ "ArchStdEvent": "L1D_TLB_REFILL_RD"
3131 },
3232 {
33
- "ArchStdEvent": "L1D_TLB_REFILL_WR",
33
+ "ArchStdEvent": "L1D_TLB_REFILL_WR"
3434 },
3535 {
36
- "ArchStdEvent": "L1D_TLB_RD",
36
+ "ArchStdEvent": "L1D_TLB_RD"
3737 },
3838 {
39
- "ArchStdEvent": "L1D_TLB_WR",
39
+ "ArchStdEvent": "L1D_TLB_WR"
4040 },
4141 {
42
- "ArchStdEvent": "L2D_TLB_REFILL_RD",
42
+ "ArchStdEvent": "L2D_TLB_REFILL_RD"
4343 },
4444 {
45
- "ArchStdEvent": "L2D_TLB_REFILL_WR",
45
+ "ArchStdEvent": "L2D_TLB_REFILL_WR"
4646 },
4747 {
48
- "ArchStdEvent": "L2D_TLB_RD",
48
+ "ArchStdEvent": "L2D_TLB_RD"
4949 },
5050 {
51
- "ArchStdEvent": "L2D_TLB_WR",
51
+ "ArchStdEvent": "L2D_TLB_WR"
5252 },
5353 {
54
- "ArchStdEvent": "BUS_ACCESS_RD",
54
+ "ArchStdEvent": "BUS_ACCESS_RD"
5555 },
5656 {
57
- "ArchStdEvent": "BUS_ACCESS_WR",
57
+ "ArchStdEvent": "BUS_ACCESS_WR"
5858 },
5959 {
60
- "ArchStdEvent": "MEM_ACCESS_RD",
60
+ "ArchStdEvent": "MEM_ACCESS_RD"
6161 },
6262 {
63
- "ArchStdEvent": "MEM_ACCESS_WR",
63
+ "ArchStdEvent": "MEM_ACCESS_WR"
6464 },
6565 {
66
- "ArchStdEvent": "UNALIGNED_LD_SPEC",
66
+ "ArchStdEvent": "UNALIGNED_LD_SPEC"
6767 },
6868 {
69
- "ArchStdEvent": "UNALIGNED_ST_SPEC",
69
+ "ArchStdEvent": "UNALIGNED_ST_SPEC"
7070 },
7171 {
72
- "ArchStdEvent": "UNALIGNED_LDST_SPEC",
72
+ "ArchStdEvent": "UNALIGNED_LDST_SPEC"
7373 },
7474 {
75
- "ArchStdEvent": "EXC_UNDEF",
75
+ "ArchStdEvent": "EXC_UNDEF"
7676 },
7777 {
78
- "ArchStdEvent": "EXC_SVC",
78
+ "ArchStdEvent": "EXC_SVC"
7979 },
8080 {
81
- "ArchStdEvent": "EXC_PABORT",
81
+ "ArchStdEvent": "EXC_PABORT"
8282 },
8383 {
84
- "ArchStdEvent": "EXC_DABORT",
84
+ "ArchStdEvent": "EXC_DABORT"
8585 },
8686 {
87
- "ArchStdEvent": "EXC_IRQ",
87
+ "ArchStdEvent": "EXC_IRQ"
8888 },
8989 {
90
- "ArchStdEvent": "EXC_FIQ",
90
+ "ArchStdEvent": "EXC_FIQ"
9191 },
9292 {
93
- "ArchStdEvent": "EXC_SMC",
93
+ "ArchStdEvent": "EXC_SMC"
9494 },
9595 {
96
- "ArchStdEvent": "EXC_HVC",
96
+ "ArchStdEvent": "EXC_HVC"
9797 },
9898 {
99
- "ArchStdEvent": "EXC_TRAP_PABORT",
99
+ "ArchStdEvent": "EXC_TRAP_PABORT"
100100 },
101101 {
102
- "ArchStdEvent": "EXC_TRAP_DABORT",
102
+ "ArchStdEvent": "EXC_TRAP_DABORT"
103103 },
104104 {
105
- "ArchStdEvent": "EXC_TRAP_OTHER",
105
+ "ArchStdEvent": "EXC_TRAP_OTHER"
106106 },
107107 {
108
- "ArchStdEvent": "EXC_TRAP_IRQ",
108
+ "ArchStdEvent": "EXC_TRAP_IRQ"
109109 },
110110 {
111
- "ArchStdEvent": "EXC_TRAP_FIQ",
111
+ "ArchStdEvent": "EXC_TRAP_FIQ"
112112 }
113113 ]