.. | .. |
---|
8 | 8 | |
---|
9 | 9 | #include <dt-bindings/gpio/gpio.h> |
---|
10 | 10 | #include <dt-bindings/pinctrl/rockchip.h> |
---|
| 11 | +#include <dt-bindings/display/media-bus-format.h> |
---|
11 | 12 | #include "rk3568.dtsi" |
---|
12 | 13 | #include "rk3568-evb.dtsi" |
---|
13 | 14 | |
---|
.. | .. |
---|
18 | 19 | rk_headset: rk-headset { |
---|
19 | 20 | compatible = "rockchip_headset"; |
---|
20 | 21 | headset_gpio = <&gpio0 RK_PD5 GPIO_ACTIVE_LOW>; |
---|
| 22 | + spk_ctl_gpio = <&gpio4 RK_PC2 GPIO_ACTIVE_LOW>;//AMP_SD_GPIO4_C2_3V3 |
---|
21 | 23 | pinctrl-names = "default"; |
---|
22 | 24 | pinctrl-0 = <&hp_det>; |
---|
23 | 25 | }; |
---|
.. | .. |
---|
58 | 60 | regulator-name = "vcc3v3_pcie"; |
---|
59 | 61 | regulator-min-microvolt = <3300000>; |
---|
60 | 62 | regulator-max-microvolt = <3300000>; |
---|
| 63 | + regulator-always-on; |
---|
61 | 64 | enable-active-high; |
---|
| 65 | + regulator-boot-on; |
---|
62 | 66 | gpio = <&gpio0 RK_PD4 GPIO_ACTIVE_HIGH>; |
---|
63 | 67 | startup-delay-us = <5000>; |
---|
64 | 68 | vin-supply = <&dc_12v>; |
---|
.. | .. |
---|
85 | 89 | regulator-boot-on; |
---|
86 | 90 | }; |
---|
87 | 91 | #endif |
---|
88 | | - |
---|
| 92 | + ndj_io_init { |
---|
| 93 | + compatible = "nk_io_control"; |
---|
| 94 | + pinctrl-names = "default"; |
---|
| 95 | + pinctrl-0 = <&nk_io_gpio>; |
---|
| 96 | + |
---|
| 97 | + //gpio_op0 = <&gpio1 RK_PD0 GPIO_ACTIVE_HIGH>; |
---|
| 98 | + |
---|
| 99 | + vcc_5v { |
---|
| 100 | + gpio_num = <&gpio1 RK_PA4 GPIO_ACTIVE_HIGH>; //VCC5_IO_EN_GPIO1_A4_3V3 |
---|
| 101 | + gpio_function = <0>; |
---|
| 102 | + }; |
---|
| 103 | + |
---|
| 104 | + vcc_12v { |
---|
| 105 | + gpio_num = <&gpio0 RK_PC7 GPIO_ACTIVE_HIGH>; //VCC12_IO_EN_GPIO0_C7_3V3 |
---|
| 106 | + gpio_function = <0>; |
---|
| 107 | + }; |
---|
| 108 | + |
---|
| 109 | + hub_host2_rst { |
---|
| 110 | + gpio_num = <&gpio4 RK_PD2 GPIO_ACTIVE_HIGH>; //HUB_RST_GPIO4_D2_3V3 |
---|
| 111 | + gpio_function = <3>; |
---|
| 112 | + }; |
---|
| 113 | + |
---|
| 114 | + hub_host3 { |
---|
| 115 | + gpio_num = <&gpio4 RK_PB2 GPIO_ACTIVE_HIGH>; //HOST3_EN_GPIO4_B2_1V8 |
---|
| 116 | + gpio_function = <0>; |
---|
| 117 | + }; |
---|
| 118 | + |
---|
| 119 | + wake_4g { |
---|
| 120 | + gpio_num = <&gpio1 RK_PB1 GPIO_ACTIVE_LOW>; //4G_WAKEUP_GPIO01_B1_3V3 |
---|
| 121 | + gpio_function = <0>; |
---|
| 122 | + }; |
---|
| 123 | + |
---|
| 124 | + air_mode_4g { |
---|
| 125 | + gpio_num = <&gpio1 RK_PB0 GPIO_ACTIVE_LOW>; //4G_AIR_MODE_GPIO01_B0_3V3 |
---|
| 126 | + gpio_function = <0>; |
---|
| 127 | + }; |
---|
| 128 | + |
---|
| 129 | + reset_4g { |
---|
| 130 | + gpio_num = <&gpio1 RK_PB2 GPIO_ACTIVE_LOW>; //4G_RST_GPIO01_B2_3V3 |
---|
| 131 | + gpio_function = <3>; |
---|
| 132 | + }; |
---|
| 133 | + |
---|
| 134 | + en_4g { |
---|
| 135 | + gpio_num = <&gpio0 RK_PC6 GPIO_ACTIVE_HIGH>; //4G_PWREN_H_GPIO0_C6 |
---|
| 136 | + gpio_function = <0>; |
---|
| 137 | + }; |
---|
| 138 | + |
---|
| 139 | + hp_en { |
---|
| 140 | + gpio_num = <&gpio3 RK_PA6 GPIO_ACTIVE_LOW>;//HP_EN_GPIO3_A6_3V3 |
---|
| 141 | + gpio_function = <0>; |
---|
| 142 | + }; |
---|
| 143 | + |
---|
| 144 | + wifi_power_en { |
---|
| 145 | + gpio_num = <&gpio3 RK_PC6 GPIO_ACTIVE_HIGH>; //WIFI_PWREN_GPIO3_C6_1V8 |
---|
| 146 | + gpio_function = <0>; |
---|
| 147 | + }; |
---|
| 148 | + #if 0 |
---|
| 149 | + do1 { |
---|
| 150 | + gpio_num = <&gpio1 RK_PD0 GPIO_ACTIVE_LOW>; |
---|
| 151 | + gpio_function = <0>; |
---|
| 152 | + }; |
---|
| 153 | + |
---|
| 154 | + do2 { |
---|
| 155 | + gpio_num = <&gpio1 RK_PD2 GPIO_ACTIVE_HIGH>; |
---|
| 156 | + gpio_function = <0>; |
---|
| 157 | + }; |
---|
| 158 | + |
---|
| 159 | + do3 { |
---|
| 160 | + gpio_num = <&gpio1 RK_PD1 GPIO_ACTIVE_HIGH>; |
---|
| 161 | + gpio_function = <0>; |
---|
| 162 | + }; |
---|
| 163 | + |
---|
| 164 | + do4 { |
---|
| 165 | + gpio_num = <&gpio1 RK_PD3 GPIO_ACTIVE_HIGH>; |
---|
| 166 | + gpio_function = <0>; |
---|
| 167 | + }; |
---|
| 168 | + |
---|
| 169 | + do5 { |
---|
| 170 | + gpio_num = <&gpio2 RK_PD6 GPIO_ACTIVE_LOW>; |
---|
| 171 | + gpio_function = <0>; |
---|
| 172 | + }; |
---|
| 173 | + |
---|
| 174 | + do6 { |
---|
| 175 | + gpio_num = <&gpio2 RK_PD7 GPIO_ACTIVE_LOW>; |
---|
| 176 | + gpio_function = <0>; |
---|
| 177 | + }; |
---|
| 178 | + |
---|
| 179 | + do7 { |
---|
| 180 | + gpio_num = <&gpio3 RK_PA0 GPIO_ACTIVE_LOW>; |
---|
| 181 | + gpio_function = <0>; |
---|
| 182 | + }; |
---|
| 183 | + |
---|
| 184 | + di1 { |
---|
| 185 | + gpio_num = <&gpio2 RK_PD5 GPIO_ACTIVE_HIGH>; |
---|
| 186 | + gpio_function = <1>; |
---|
| 187 | + }; |
---|
| 188 | + #endif |
---|
| 189 | + }; |
---|
| 190 | +#if 0 |
---|
89 | 191 | nk_io_init { |
---|
90 | 192 | compatible = "nk_io_control"; |
---|
91 | | -// usb_en_oc_gpio = <&gpio0 RK_PA5 GPIO_ACTIVE_HIGH>; //USB_EN_OC_GPIO0_A5 |
---|
92 | | - lcd_bk_en_gpio = <&gpio0 RK_PB0 GPIO_ACTIVE_HIGH>; //LCD0_BKLT_EN_3V3 |
---|
93 | | - lcd_pwblk_gpio = <&gpio0 RK_PB7 GPIO_ACTIVE_HIGH>; //LCD0_BKLT_EN_3V3 |
---|
94 | | - vcc3_io_en_gpio = <&gpio0 RK_PC4 GPIO_ACTIVE_HIGH>; //VCC3_IO_EN_GPIO0_C4_3V3 |
---|
| 193 | +// vcc3_io_en_gpio = <&gpio0 RK_PC4 GPIO_ACTIVE_HIGH>; //VCC3_IO_EN_GPIO0_C4_3V3 |
---|
95 | 194 | hub_host2_5V_rest_gpio = <&gpio4 RK_PD2 GPIO_ACTIVE_HIGH>; //HUB_RST_GPIO4_D2_3V3 |
---|
96 | 195 | hub_host3_5v_gpio = <&gpio4 RK_PB2 GPIO_ACTIVE_HIGH>; //HOST3_EN_GPIO4_B2_1V8 |
---|
97 | | -// hub_host3_5V_rest_gpio = <&gpio0 RK_PB6 GPIO_ACTIVE_HIGH>; |
---|
98 | 196 | vcc_5v_io = <&gpio1 RK_PA4 GPIO_ACTIVE_HIGH>; //VCC5_IO_EN_GPIO1_A4_3V3 |
---|
99 | 197 | vcc_12v_io = <&gpio0 RK_PC7 GPIO_ACTIVE_HIGH>; //VCC12_IO_EN_GPIO0_C7_3V3 |
---|
100 | 198 | en_4g_gpio = <&gpio0 RK_PC6 GPIO_ACTIVE_HIGH>; //4G_PWREN_H_GPIO0_C6 |
---|
.. | .. |
---|
102 | 200 | air_mode_4g_gpio = <&gpio1 RK_PB0 GPIO_ACTIVE_HIGH>; //4G_AIR_MODE_GPIO01_B0_3V3 |
---|
103 | 201 | wake_4g_gpio = <&gpio1 RK_PB1 GPIO_ACTIVE_HIGH>; //4G_WAKEUP_GPIO01_B1_3V3 |
---|
104 | 202 | hp_en_gpio = <&gpio3 RK_PA6 GPIO_ACTIVE_HIGH>;//HP_EN_GPIO3_A6_3V3 |
---|
105 | | - spk_out_gpio = <&gpio4 RK_PC2 GPIO_ACTIVE_HIGH>;//AMP_SD_GPIO4_C2_3V3 |
---|
106 | | - |
---|
107 | | - edp_enable_gpio = <&gpio0 RK_PC4 GPIO_ACTIVE_HIGH>; |
---|
108 | | - edp_gpio0 = <&gpio3 RK_PD2 GPIO_ACTIVE_HIGH>; //7511_GPIO0-GPIO3_D2 |
---|
109 | | - edp_gpio1 = <&gpio3 RK_PD3 GPIO_ACTIVE_HIGH>; //7511_GPIO1-GPIO3_D3 |
---|
110 | | - edp_gpio2 = <&gpio3 RK_PD4 GPIO_ACTIVE_HIGH>; //7511_GPIO2-GPIO3_D4 |
---|
111 | | - edp_gpio3 = <&gpio3 RK_PD5 GPIO_ACTIVE_HIGH>; //7511_GPIO3-GPIO3_D5 |
---|
112 | | - edp_reset = <&gpio3 RK_PD1 GPIO_ACTIVE_LOW>; //7511_RST_GPIO3_D1 |
---|
113 | | -// tp_reset = <&gpio3 RK_PA7 GPIO_ACTIVE_HIGH>; |
---|
114 | | -// vddio_mipi = <&gpio1 RK_PA4 GPIO_ACTIVE_HIGH>; |
---|
115 | | - |
---|
| 203 | +// spk_out_gpio = <&gpio4 RK_PC2 GPIO_ACTIVE_HIGH>;//AMP_SD_GPIO4_C2_3V3 |
---|
116 | 204 | wifi_power_en_gpio = <&gpio3 RK_PC6 GPIO_ACTIVE_HIGH>; //WIFI_PWREN_GPIO3_C6_1V8 |
---|
117 | | - |
---|
| 205 | +// pcie_power_en_gpio = <&gpio0 RK_PD4 GPIO_ACTIVE_HIGH>;//PCIE_PWREN_H_GPIO0_D4 |
---|
118 | 206 | pinctrl-names = "default"; |
---|
119 | | - pinctrl-0 = <&nk_io_gpio>; |
---|
120 | | - nodka_lvds = <9>; |
---|
| 207 | + pinctrl-0 = <&nk_io_gpio>; |
---|
121 | 208 | }; |
---|
| 209 | +#endif |
---|
| 210 | + panel: panel { |
---|
| 211 | + compatible = "simple-panel"; |
---|
| 212 | + backlight = <&backlight>; |
---|
| 213 | + power-supply = <&vcc3v3_lcd0_n>; |
---|
| 214 | + enable-gpios = <&gpio2 RK_PD4 GPIO_ACTIVE_HIGH>; //LCD0_VDD_H_GPIO2_D4 |
---|
| 215 | + reset-gpios = <&gpio3 RK_PD1 GPIO_ACTIVE_LOW>; //7511_RST_GPIO3_D1 |
---|
| 216 | + edp-bl-gpios = <&gpio0 RK_PB7 GPIO_ACTIVE_HIGH>; //LCD0_BKLT_EN_3V3 |
---|
| 217 | + edp-bl-en = <&gpio0 RK_PB0 GPIO_ACTIVE_HIGH>; //LCD0_BKLT_EN_3V3 |
---|
| 218 | + bus-format = <MEDIA_BUS_FMT_RGB888_1X24>; |
---|
| 219 | + bpc = <8>; |
---|
| 220 | + prepare-delay-ms = <200>; |
---|
| 221 | + enable-delay-ms = <20>; |
---|
| 222 | + lvds-gpio0 = <&gpio3 RK_PD2 GPIO_ACTIVE_HIGH>; //7511_GPIO0-GPIO3_D2 |
---|
| 223 | + lvds-gpio1 = <&gpio3 RK_PD3 GPIO_ACTIVE_HIGH>; //7511_GPIO1-GPIO3_D3 |
---|
| 224 | + lvds-gpio2 = <&gpio3 RK_PD4 GPIO_ACTIVE_HIGH>; //7511_GPIO2-GPIO3_D4 |
---|
| 225 | + lvds-gpio3 = <&gpio3 RK_PD5 GPIO_ACTIVE_HIGH>; //7511_GPIO3-GPIO3_D5 |
---|
| 226 | + nodka-lvds = <15>; |
---|
| 227 | + |
---|
| 228 | + display-timings { |
---|
| 229 | + native-mode = <&timing0>; |
---|
| 230 | + timing0: timing0 { |
---|
| 231 | + clock-frequency = <72500000>; |
---|
| 232 | + hactive = <1280>; |
---|
| 233 | + vactive = <800>; |
---|
| 234 | + hfront-porch = <70>; |
---|
| 235 | + hsync-len = <2>; |
---|
| 236 | + hback-porch = <88>; |
---|
| 237 | + vfront-porch = <7>; |
---|
| 238 | + vsync-len = <4>; |
---|
| 239 | + vback-porch = <17>; |
---|
| 240 | + hsync-active = <21>; |
---|
| 241 | + vsync-active = <0>; |
---|
| 242 | + de-active = <0>; |
---|
| 243 | + pixelclk-active = <0>; |
---|
| 244 | + }; |
---|
| 245 | + }; |
---|
| 246 | + ports { |
---|
| 247 | + panel_in: endpoint { |
---|
| 248 | + remote-endpoint = <&edp_out>; |
---|
| 249 | + }; |
---|
| 250 | + }; |
---|
| 251 | + }; |
---|
122 | 252 | }; |
---|
123 | 253 | |
---|
124 | 254 | &combphy0_us { |
---|
.. | .. |
---|
134 | 264 | }; |
---|
135 | 265 | |
---|
136 | 266 | &csi2_dphy_hw { |
---|
137 | | - status = "okay"; |
---|
| 267 | + status = "disabled"; |
---|
138 | 268 | }; |
---|
139 | 269 | |
---|
140 | 270 | &csi2_dphy0 { |
---|
141 | | - status = "okay"; |
---|
| 271 | + status = "disabled"; |
---|
142 | 272 | |
---|
143 | 273 | ports { |
---|
144 | 274 | #address-cells = <1>; |
---|
.. | .. |
---|
181 | 311 | * video_phy0 needs to be enabled |
---|
182 | 312 | * when dsi0 is enabled |
---|
183 | 313 | */ |
---|
| 314 | +&video_phy0 { |
---|
| 315 | + status = "disabled"; |
---|
| 316 | +}; |
---|
| 317 | + |
---|
184 | 318 | &dsi0 { |
---|
185 | | - status = "okay"; |
---|
| 319 | + status = "disabled"; |
---|
186 | 320 | }; |
---|
187 | 321 | |
---|
188 | 322 | &dsi0_in_vp0 { |
---|
.. | .. |
---|
190 | 324 | }; |
---|
191 | 325 | |
---|
192 | 326 | &dsi0_in_vp1 { |
---|
193 | | - status = "okay"; |
---|
| 327 | + status = "disabled"; |
---|
194 | 328 | }; |
---|
195 | 329 | |
---|
196 | 330 | &dsi0_panel { |
---|
.. | .. |
---|
201 | 335 | * video_phy1 needs to be enabled |
---|
202 | 336 | * when dsi1 is enabled |
---|
203 | 337 | */ |
---|
| 338 | + |
---|
| 339 | +&video_phy1 { |
---|
| 340 | + status = "okay"; |
---|
| 341 | +}; |
---|
204 | 342 | &dsi1 { |
---|
205 | 343 | status = "disabled"; |
---|
206 | 344 | }; |
---|
.. | .. |
---|
210 | 348 | }; |
---|
211 | 349 | |
---|
212 | 350 | &dsi1_in_vp1 { |
---|
213 | | - status = "disabled"; |
---|
| 351 | + status = "okay"; |
---|
214 | 352 | }; |
---|
215 | 353 | |
---|
216 | 354 | &dsi1_panel { |
---|
217 | | - power-supply = <&vcc3v3_lcd1_n>; |
---|
| 355 | + power-supply = <&vcc3v3_lcd1_n>; //MIPI_3V3EN_GPIO3_A3_d_3V3 |
---|
| 356 | + vddio-mipi = <&gpio3 RK_PA4 GPIO_ACTIVE_HIGH>; //MIPI_EN_1V8_GPIO3_A4_d_3V3 |
---|
| 357 | + reset-gpios = <&gpio3 RK_PC7 GPIO_ACTIVE_LOW>; //MIPI_RST_L_GPIO3_C7 |
---|
| 358 | + vcc-5v-gpio = <&gpio1 RK_PA4 GPIO_ACTIVE_HIGH>; //VCC5_IO_EN_GPIO1_A4_3V3 |
---|
| 359 | + pinctrl-names = "default"; |
---|
| 360 | + pinctrl-0 = <&lcd1_rst_gpio>; |
---|
218 | 361 | }; |
---|
219 | 362 | |
---|
| 363 | +&route_dsi1 { |
---|
| 364 | + status = "disabled"; |
---|
| 365 | + connect = <&vp1_out_dsi1>; |
---|
| 366 | +}; |
---|
| 367 | + |
---|
| 368 | + |
---|
| 369 | +/* |
---|
| 370 | +* edp_start |
---|
| 371 | +*/ |
---|
| 372 | + |
---|
220 | 373 | &edp { |
---|
221 | | - hpd-gpios = <&gpio0 RK_PC2 GPIO_ACTIVE_HIGH>; |
---|
222 | | - status = "okay"; |
---|
| 374 | + force-hpd; |
---|
| 375 | + status = "okay"; |
---|
| 376 | + ports { |
---|
| 377 | + port@1 { |
---|
| 378 | + reg = <1>; |
---|
| 379 | + edp_out: endpoint { |
---|
| 380 | + remote-endpoint = <&panel_in>; |
---|
| 381 | + }; |
---|
| 382 | + }; |
---|
| 383 | + |
---|
| 384 | + }; |
---|
223 | 385 | }; |
---|
224 | 386 | |
---|
225 | 387 | &edp_phy { |
---|
.. | .. |
---|
227 | 389 | }; |
---|
228 | 390 | |
---|
229 | 391 | &edp_in_vp0 { |
---|
230 | | - status = "okay"; |
---|
| 392 | + status = "disabled"; |
---|
231 | 393 | }; |
---|
232 | 394 | |
---|
233 | 395 | &edp_in_vp1 { |
---|
| 396 | + status = "okay"; |
---|
| 397 | + |
---|
| 398 | +}; |
---|
| 399 | + |
---|
| 400 | +&route_edp { |
---|
| 401 | + status = "okay"; |
---|
| 402 | + connect = <&vp1_out_edp>; |
---|
| 403 | +}; |
---|
| 404 | + |
---|
| 405 | +&route_edp { |
---|
| 406 | + status = "okay"; |
---|
| 407 | +}; |
---|
| 408 | +/* |
---|
| 409 | +* edp_end |
---|
| 410 | +*/ |
---|
| 411 | + |
---|
| 412 | +/* |
---|
| 413 | +* Hdmi_start |
---|
| 414 | +*/ |
---|
| 415 | + |
---|
| 416 | +&hdmi { |
---|
| 417 | + status = "okay"; |
---|
| 418 | + rockchip,phy-table = |
---|
| 419 | + <92812500 0x8009 0x0000 0x0270>, |
---|
| 420 | + <165000000 0x800b 0x0000 0x026d>, |
---|
| 421 | + <185625000 0x800b 0x0000 0x01ed>, |
---|
| 422 | + <297000000 0x800b 0x0000 0x01ad>, |
---|
| 423 | + <594000000 0x8029 0x0000 0x0088>, |
---|
| 424 | + <000000000 0x0000 0x0000 0x0000>; |
---|
| 425 | +}; |
---|
| 426 | + |
---|
| 427 | +&route_hdmi { |
---|
| 428 | + status = "okay"; |
---|
| 429 | + connect = <&vp0_out_hdmi>; |
---|
| 430 | +}; |
---|
| 431 | + |
---|
| 432 | +&hdmi_in_vp0 { |
---|
| 433 | + status = "okay"; |
---|
| 434 | +}; |
---|
| 435 | + |
---|
| 436 | +&hdmi_in_vp1 { |
---|
234 | 437 | status = "disabled"; |
---|
235 | 438 | }; |
---|
| 439 | + |
---|
| 440 | +&hdmi_sound { |
---|
| 441 | + status = "okay"; |
---|
| 442 | +}; |
---|
| 443 | + |
---|
| 444 | +/* |
---|
| 445 | + * Hdmi_END |
---|
| 446 | +*/ |
---|
236 | 447 | |
---|
237 | 448 | &gmac0 { |
---|
238 | 449 | phy-mode = "rgmii"; |
---|
239 | 450 | clock_in_out = "output"; |
---|
240 | 451 | |
---|
241 | | - snps,reset-gpio = <&gpio2 RK_PD3 GPIO_ACTIVE_LOW>; |
---|
| 452 | + snps,reset-gpio = <&gpio2 RK_PC6 GPIO_ACTIVE_LOW>; |
---|
242 | 453 | snps,reset-active-low; |
---|
243 | 454 | /* Reset time is 20ms, 100ms for rtl8211f */ |
---|
244 | 455 | snps,reset-delays-us = <0 20000 100000>; |
---|
.. | .. |
---|
258 | 469 | rx_delay = <0x2f>; |
---|
259 | 470 | |
---|
260 | 471 | phy-handle = <&rgmii_phy0>; |
---|
| 472 | + |
---|
261 | 473 | status = "disabled"; |
---|
| 474 | + |
---|
262 | 475 | }; |
---|
263 | 476 | |
---|
264 | 477 | &gmac1 { |
---|
.. | .. |
---|
292 | 505 | * power-supply should switche to vcc3v3_lcd1_n |
---|
293 | 506 | * when mipi panel is connected to dsi1. |
---|
294 | 507 | */ |
---|
295 | | ->1x { |
---|
296 | | - power-supply = <&vcc3v3_lcd0_n>; |
---|
297 | | -}; |
---|
| 508 | + |
---|
298 | 509 | |
---|
299 | 510 | &i2c3 { |
---|
300 | 511 | status = "okay"; |
---|
.. | .. |
---|
313 | 524 | }; |
---|
314 | 525 | |
---|
315 | 526 | &i2c4 { |
---|
316 | | - status = "okay"; |
---|
| 527 | + status = "disabled"; |
---|
317 | 528 | gc8034: gc8034@37 { |
---|
318 | 529 | compatible = "galaxycore,gc8034"; |
---|
319 | 530 | status = "okay"; |
---|
.. | .. |
---|
325 | 536 | reset-gpios = <&gpio3 RK_PB6 GPIO_ACTIVE_LOW>; |
---|
326 | 537 | pwdn-gpios = <&gpio4 RK_PB4 GPIO_ACTIVE_LOW>; |
---|
327 | 538 | rockchip,grf = <&grf>; |
---|
328 | | - power-domains = <&power RK3568_PD_VI>; |
---|
329 | 539 | rockchip,camera-module-index = <0>; |
---|
330 | 540 | rockchip,camera-module-facing = "back"; |
---|
331 | 541 | rockchip,camera-module-name = "RK-CMK-8M-2-v1"; |
---|
.. | .. |
---|
359 | 569 | }; |
---|
360 | 570 | }; |
---|
361 | 571 | ov5695: ov5695@36 { |
---|
362 | | - status = "okay"; |
---|
| 572 | + status = "disabled"; |
---|
363 | 573 | compatible = "ovti,ov5695"; |
---|
364 | 574 | reg = <0x36>; |
---|
365 | 575 | clocks = <&cru CLK_CIF_OUT>; |
---|
.. | .. |
---|
409 | 619 | }; |
---|
410 | 620 | }; |
---|
411 | 621 | |
---|
412 | | -&video_phy0 { |
---|
413 | | - status = "okay"; |
---|
414 | | -}; |
---|
415 | 622 | |
---|
416 | | -&video_phy1 { |
---|
417 | | - status = "disabled"; |
---|
418 | | -}; |
---|
419 | 623 | |
---|
420 | 624 | &pcie30phy { |
---|
421 | 625 | status = "okay"; |
---|
422 | 626 | }; |
---|
423 | 627 | |
---|
424 | | -&pcie3x2 { |
---|
425 | | - reset-gpios = <&gpio2 RK_PD6 GPIO_ACTIVE_HIGH>; |
---|
| 628 | +&pcie2x1 { |
---|
| 629 | + reset-gpios = <&gpio3 RK_PC1 GPIO_ACTIVE_HIGH>; |
---|
426 | 630 | vpcie3v3-supply = <&vcc3v3_pcie>; |
---|
427 | 631 | status = "okay"; |
---|
428 | 632 | }; |
---|
.. | .. |
---|
437 | 641 | // }; |
---|
438 | 642 | headphone { |
---|
439 | 643 | hp_det: hp-det { |
---|
440 | | - rockchip,pins = <0 RK_PD5 RK_FUNC_GPIO &pcfg_pull_down>; |
---|
| 644 | + rockchip,pins = <0 RK_PD5 RK_FUNC_GPIO &pcfg_pull_down>, |
---|
| 645 | + <4 RK_PC2 RK_FUNC_GPIO &pcfg_pull_down>; |
---|
441 | 646 | }; |
---|
442 | 647 | }; |
---|
443 | 648 | |
---|
.. | .. |
---|
452 | 657 | rockchip,pins = <2 RK_PB5 RK_FUNC_GPIO &pcfg_pull_none>; |
---|
453 | 658 | }; |
---|
454 | 659 | }; |
---|
| 660 | + |
---|
| 661 | + lcd1 { |
---|
| 662 | + lcd1_rst_gpio: lcd1-rst-gpio { |
---|
| 663 | + rockchip,pins = <3 RK_PC7 RK_FUNC_GPIO &pcfg_pull_none>; |
---|
| 664 | + }; |
---|
| 665 | + }; |
---|
| 666 | + |
---|
455 | 667 | nk_io_init{ |
---|
456 | 668 | nk_io_gpio: nk-io-gpio{ |
---|
457 | 669 | rockchip,pins = <0 RK_PB0 RK_FUNC_GPIO &pcfg_pull_none>, |
---|
.. | .. |
---|
465 | 677 | <1 RK_PB0 RK_FUNC_GPIO &pcfg_pull_none>, |
---|
466 | 678 | <1 RK_PB1 RK_FUNC_GPIO &pcfg_pull_none>, |
---|
467 | 679 | <3 RK_PA6 RK_FUNC_GPIO &pcfg_pull_none>, |
---|
468 | | - <4 RK_PC2 RK_FUNC_GPIO &pcfg_pull_none>, |
---|
469 | 680 | <3 RK_PD2 RK_FUNC_GPIO &pcfg_pull_none>, |
---|
470 | 681 | <3 RK_PD3 RK_FUNC_GPIO &pcfg_pull_none>, |
---|
471 | 682 | <3 RK_PD4 RK_FUNC_GPIO &pcfg_pull_none>, |
---|
472 | 683 | <3 RK_PD5 RK_FUNC_GPIO &pcfg_pull_none>, |
---|
473 | 684 | <3 RK_PD1 RK_FUNC_GPIO &pcfg_pull_none>, |
---|
| 685 | + <2 RK_PD5 RK_FUNC_GPIO &pcfg_pull_none>,//93 SPI2_CS0_M1_3V3 |
---|
| 686 | + <2 RK_PD6 RK_FUNC_GPIO &pcfg_pull_none>,//94 SPI2_MOSI_M1_3V3 |
---|
| 687 | + <2 RK_PD7 RK_FUNC_GPIO &pcfg_pull_none>,//95 SPI2_MISO_M1_3V3 |
---|
| 688 | + <3 RK_PA0 RK_FUNC_GPIO &pcfg_pull_none>,//96 SPI2_CLK_M1_3V3 |
---|
474 | 689 | <0 RK_PC6 RK_FUNC_GPIO &pcfg_pull_none>; |
---|
475 | 690 | }; |
---|
476 | 691 | }; |
---|
477 | 692 | }; |
---|
478 | 693 | |
---|
479 | 694 | &rkisp { |
---|
480 | | - status = "okay"; |
---|
| 695 | + status = "disabled"; |
---|
481 | 696 | }; |
---|
482 | 697 | |
---|
483 | 698 | &rkisp_mmu { |
---|
484 | | - status = "okay"; |
---|
| 699 | + status = "disabled"; |
---|
485 | 700 | }; |
---|
486 | 701 | |
---|
487 | 702 | &rkisp_vir0 { |
---|
488 | | - status = "okay"; |
---|
| 703 | + status = "disabled"; |
---|
489 | 704 | |
---|
490 | 705 | port { |
---|
491 | 706 | #address-cells = <1>; |
---|
.. | .. |
---|
498 | 713 | }; |
---|
499 | 714 | }; |
---|
500 | 715 | |
---|
501 | | -&route_dsi0 { |
---|
502 | | - status = "okay"; |
---|
503 | | - connect = <&vp1_out_dsi0>; |
---|
504 | | -}; |
---|
505 | 716 | |
---|
506 | | -&route_edp { |
---|
507 | | - status = "okay"; |
---|
508 | | - connect = <&vp0_out_edp>; |
---|
509 | | -}; |
---|
510 | 717 | |
---|
511 | 718 | &sata2 { |
---|
512 | 719 | status = "okay"; |
---|
.. | .. |
---|
545 | 752 | }; |
---|
546 | 753 | |
---|
547 | 754 | &vcc3v3_lcd0_n { |
---|
548 | | - gpio = <&gpio2 RK_PD4 GPIO_ACTIVE_HIGH>; |
---|
| 755 | + gpio = <&gpio0 RK_PC4 GPIO_ACTIVE_HIGH>; |
---|
549 | 756 | enable-active-high; |
---|
550 | 757 | }; |
---|
551 | 758 | |
---|
552 | 759 | &vcc3v3_lcd1_n { |
---|
553 | | - gpio = <&gpio0 RK_PC5 GPIO_ACTIVE_HIGH>; |
---|
| 760 | + gpio = <&gpio3 RK_PA3 GPIO_ACTIVE_HIGH>; //MIPI_3V3EN_GPIO3_A3_d_3V3 |
---|
554 | 761 | enable-active-high; |
---|
555 | 762 | }; |
---|
556 | 763 | |
---|
.. | .. |
---|
566 | 773 | clock-names = "ext_clock"; |
---|
567 | 774 | //wifi-bt-power-toggle; |
---|
568 | 775 | uart_rts_gpios = <&gpio2 RK_PB5 GPIO_ACTIVE_LOW>; |
---|
569 | | - BT,power_gpio = <&gpio2 RK_PB7 GPIO_ACTIVE_HIGH>; |
---|
570 | 776 | pinctrl-names = "default", "rts_gpio"; |
---|
571 | 777 | pinctrl-0 = <&uart1m0_rtsn>; |
---|
572 | 778 | pinctrl-1 = <&uart1_gpios>; |
---|
573 | | - BT,reset_gpio = <&gpio3 RK_PA0 GPIO_ACTIVE_HIGH>; |
---|
574 | | - BT,wake_gpio = <&gpio3 RK_PA2 GPIO_ACTIVE_HIGH>; |
---|
575 | | - BT,wake_host_irq = <&gpio3 RK_PA1 GPIO_ACTIVE_HIGH>; |
---|
576 | | - status = "disabled"; |
---|
| 779 | + BT,reset_gpio = <&gpio2 RK_PB7 GPIO_ACTIVE_HIGH>; |
---|
| 780 | + BT,wake_gpio = <&gpio2 RK_PC0 GPIO_ACTIVE_HIGH>; |
---|
| 781 | + BT,wake_host_irq = <&gpio2 RK_PC1 GPIO_ACTIVE_HIGH>; |
---|
| 782 | + status = "okay"; |
---|
577 | 783 | }; |
---|
578 | 784 | |
---|
579 | 785 | &uart0 { |
---|
580 | 786 | status = "okay"; |
---|
581 | 787 | }; |
---|
582 | 788 | |
---|
| 789 | +&uart1 { |
---|
| 790 | + pinctrl-names = "default"; |
---|
| 791 | + pinctrl-0 = <&uart1m0_xfer &uart1m0_ctsn>; |
---|
| 792 | + status = "okay"; |
---|
| 793 | +}; |
---|
| 794 | + |
---|
583 | 795 | &uart3 { |
---|
584 | 796 | status = "okay"; |
---|
585 | 797 | pinctrl-0 = <&uart3m1_xfer>; |
---|