hc
2024-02-19 1c055e55a242a33e574e48be530e06770a210dcd
kernel/include/linux/iio/frequency/ad9523.h
....@@ -1,9 +1,8 @@
1
+/* SPDX-License-Identifier: GPL-2.0-only */
12 /*
23 * AD9523 SPI Low Jitter Clock Generator
34 *
45 * Copyright 2012 Analog Devices Inc.
5
- *
6
- * Licensed under the GPL-2.
76 */
87
98 #ifndef IIO_FREQUENCY_AD9523_H_
....@@ -129,8 +128,8 @@
129128 * @pll2_ndiv_b_cnt: PLL2 Feedback N-divider, B Counter, range 0..63.
130129 * @pll2_freq_doubler_en: PLL2 frequency doubler enable.
131130 * @pll2_r2_div: PLL2 R2 divider, range 0..31.
132
- * @pll2_vco_diff_m1: VCO1 divider, range 3..5.
133
- * @pll2_vco_diff_m2: VCO2 divider, range 3..5.
131
+ * @pll2_vco_div_m1: VCO1 divider, range 3..5.
132
+ * @pll2_vco_div_m2: VCO2 divider, range 3..5.
134133 * @rpole2: PLL2 loop filter Rpole resistor value.
135134 * @rzero: PLL2 loop filter Rzero resistor value.
136135 * @cpole1: PLL2 loop filter Cpole capacitor value.
....@@ -176,8 +175,8 @@
176175 unsigned char pll2_ndiv_b_cnt;
177176 bool pll2_freq_doubler_en;
178177 unsigned char pll2_r2_div;
179
- unsigned char pll2_vco_diff_m1; /* 3..5 */
180
- unsigned char pll2_vco_diff_m2; /* 3..5 */
178
+ unsigned char pll2_vco_div_m1; /* 3..5 */
179
+ unsigned char pll2_vco_div_m2; /* 3..5 */
181180
182181 /* Loop Filter PLL2 */
183182 enum rpole2_resistor rpole2;