hc
2024-02-20 102a0743326a03cd1a1202ceda21e175b7d3575c
kernel/drivers/rtc/rtc-pcf2127.c
....@@ -1,16 +1,16 @@
1
+// SPDX-License-Identifier: GPL-2.0-only
12 /*
23 * An I2C and SPI driver for the NXP PCF2127/29 RTC
34 * Copyright 2013 Til-Technologies
45 *
56 * Author: Renaud Cerrato <r.cerrato@til-technologies.fr>
67 *
8
+ * Watchdog and tamper functions
9
+ * Author: Bruno Thomsen <bruno.thomsen@gmail.com>
10
+ *
711 * based on the other drivers in this same directory.
812 *
913 * Datasheet: http://cache.nxp.com/documents/data_sheet/PCF2127.pdf
10
- *
11
- * This program is free software; you can redistribute it and/or modify
12
- * it under the terms of the GNU General Public License version 2 as
13
- * published by the Free Software Foundation.
1414 */
1515
1616 #include <linux/i2c.h>
....@@ -20,31 +20,79 @@
2020 #include <linux/slab.h>
2121 #include <linux/module.h>
2222 #include <linux/of.h>
23
+#include <linux/of_irq.h>
2324 #include <linux/regmap.h>
25
+#include <linux/watchdog.h>
2426
25
-#define PCF2127_REG_CTRL1 (0x00) /* Control Register 1 */
26
-#define PCF2127_REG_CTRL2 (0x01) /* Control Register 2 */
27
+/* Control register 1 */
28
+#define PCF2127_REG_CTRL1 0x00
29
+#define PCF2127_BIT_CTRL1_TSF1 BIT(4)
30
+/* Control register 2 */
31
+#define PCF2127_REG_CTRL2 0x01
32
+#define PCF2127_BIT_CTRL2_AIE BIT(1)
33
+#define PCF2127_BIT_CTRL2_TSIE BIT(2)
34
+#define PCF2127_BIT_CTRL2_AF BIT(4)
35
+#define PCF2127_BIT_CTRL2_TSF2 BIT(5)
36
+#define PCF2127_BIT_CTRL2_WDTF BIT(6)
37
+/* Control register 3 */
38
+#define PCF2127_REG_CTRL3 0x02
39
+#define PCF2127_BIT_CTRL3_BLIE BIT(0)
40
+#define PCF2127_BIT_CTRL3_BIE BIT(1)
41
+#define PCF2127_BIT_CTRL3_BLF BIT(2)
42
+#define PCF2127_BIT_CTRL3_BF BIT(3)
43
+#define PCF2127_BIT_CTRL3_BTSE BIT(4)
44
+/* Time and date registers */
45
+#define PCF2127_REG_SC 0x03
46
+#define PCF2127_BIT_SC_OSF BIT(7)
47
+#define PCF2127_REG_MN 0x04
48
+#define PCF2127_REG_HR 0x05
49
+#define PCF2127_REG_DM 0x06
50
+#define PCF2127_REG_DW 0x07
51
+#define PCF2127_REG_MO 0x08
52
+#define PCF2127_REG_YR 0x09
53
+/* Alarm registers */
54
+#define PCF2127_REG_ALARM_SC 0x0A
55
+#define PCF2127_REG_ALARM_MN 0x0B
56
+#define PCF2127_REG_ALARM_HR 0x0C
57
+#define PCF2127_REG_ALARM_DM 0x0D
58
+#define PCF2127_REG_ALARM_DW 0x0E
59
+#define PCF2127_BIT_ALARM_AE BIT(7)
60
+/* Watchdog registers */
61
+#define PCF2127_REG_WD_CTL 0x10
62
+#define PCF2127_BIT_WD_CTL_TF0 BIT(0)
63
+#define PCF2127_BIT_WD_CTL_TF1 BIT(1)
64
+#define PCF2127_BIT_WD_CTL_CD0 BIT(6)
65
+#define PCF2127_BIT_WD_CTL_CD1 BIT(7)
66
+#define PCF2127_REG_WD_VAL 0x11
67
+/* Tamper timestamp registers */
68
+#define PCF2127_REG_TS_CTRL 0x12
69
+#define PCF2127_BIT_TS_CTRL_TSOFF BIT(6)
70
+#define PCF2127_BIT_TS_CTRL_TSM BIT(7)
71
+#define PCF2127_REG_TS_SC 0x13
72
+#define PCF2127_REG_TS_MN 0x14
73
+#define PCF2127_REG_TS_HR 0x15
74
+#define PCF2127_REG_TS_DM 0x16
75
+#define PCF2127_REG_TS_MO 0x17
76
+#define PCF2127_REG_TS_YR 0x18
77
+/*
78
+ * RAM registers
79
+ * PCF2127 has 512 bytes general-purpose static RAM (SRAM) that is
80
+ * battery backed and can survive a power outage.
81
+ * PCF2129 doesn't have this feature.
82
+ */
83
+#define PCF2127_REG_RAM_ADDR_MSB 0x1A
84
+#define PCF2127_REG_RAM_WRT_CMD 0x1C
85
+#define PCF2127_REG_RAM_RD_CMD 0x1D
2786
28
-#define PCF2127_REG_CTRL3 (0x02) /* Control Register 3 */
29
-#define PCF2127_REG_CTRL3_BLF BIT(2)
30
-
31
-#define PCF2127_REG_SC (0x03) /* datetime */
32
-#define PCF2127_REG_MN (0x04)
33
-#define PCF2127_REG_HR (0x05)
34
-#define PCF2127_REG_DM (0x06)
35
-#define PCF2127_REG_DW (0x07)
36
-#define PCF2127_REG_MO (0x08)
37
-#define PCF2127_REG_YR (0x09)
38
-
39
-/* the pcf2127 has 512 bytes nvmem, pcf2129 doesn't */
40
-#define PCF2127_REG_RAM_addr_MSB 0x1a
41
-#define PCF2127_REG_RAM_wrt_cmd 0x1c
42
-#define PCF2127_REG_RAM_rd_cmd 0x1d
43
-
44
-#define PCF2127_OSF BIT(7) /* Oscillator Fail flag */
87
+/* Watchdog timer value constants */
88
+#define PCF2127_WD_VAL_STOP 0
89
+#define PCF2127_WD_VAL_MIN 2
90
+#define PCF2127_WD_VAL_MAX 255
91
+#define PCF2127_WD_VAL_DEFAULT 60
4592
4693 struct pcf2127 {
4794 struct rtc_device *rtc;
95
+ struct watchdog_device wdd;
4896 struct regmap *regmap;
4997 };
5098
....@@ -70,11 +118,12 @@
70118 return ret;
71119 }
72120
73
- if (buf[PCF2127_REG_CTRL3] & PCF2127_REG_CTRL3_BLF)
121
+ if (buf[PCF2127_REG_CTRL3] & PCF2127_BIT_CTRL3_BLF)
74122 dev_info(dev,
75123 "low voltage detected, check/replace RTC battery.\n");
76124
77
- if (buf[PCF2127_REG_SC] & PCF2127_OSF) {
125
+ /* Clock integrity is not guaranteed when OSF flag is set. */
126
+ if (buf[PCF2127_REG_SC] & PCF2127_BIT_SC_OSF) {
78127 /*
79128 * no need clear the flag here,
80129 * it will be cleared once the new date is saved
....@@ -99,8 +148,7 @@
99148 tm->tm_wday = buf[PCF2127_REG_DW] & 0x07;
100149 tm->tm_mon = bcd2bin(buf[PCF2127_REG_MO] & 0x1F) - 1; /* rtc mn 1-12 */
101150 tm->tm_year = bcd2bin(buf[PCF2127_REG_YR]);
102
- if (tm->tm_year < 70)
103
- tm->tm_year += 100; /* assume we are in 1970...2069 */
151
+ tm->tm_year += 100;
104152
105153 dev_dbg(dev, "%s: tm is secs=%d, mins=%d, hours=%d, "
106154 "mday=%d, mon=%d, year=%d, wday=%d\n",
....@@ -134,7 +182,7 @@
134182 buf[i++] = bin2bcd(tm->tm_mon + 1);
135183
136184 /* year */
137
- buf[i++] = bin2bcd(tm->tm_year % 100);
185
+ buf[i++] = bin2bcd(tm->tm_year - 100);
138186
139187 /* write register's data */
140188 err = regmap_bulk_write(pcf2127->regmap, PCF2127_REG_SC, buf, i);
....@@ -147,32 +195,35 @@
147195 return 0;
148196 }
149197
150
-#ifdef CONFIG_RTC_INTF_DEV
151198 static int pcf2127_rtc_ioctl(struct device *dev,
152199 unsigned int cmd, unsigned long arg)
153200 {
154201 struct pcf2127 *pcf2127 = dev_get_drvdata(dev);
155
- int touser;
202
+ int val, touser = 0;
156203 int ret;
157204
158205 switch (cmd) {
159206 case RTC_VL_READ:
160
- ret = regmap_read(pcf2127->regmap, PCF2127_REG_CTRL3, &touser);
207
+ ret = regmap_read(pcf2127->regmap, PCF2127_REG_CTRL3, &val);
161208 if (ret)
162209 return ret;
163210
164
- touser = touser & PCF2127_REG_CTRL3_BLF ? 1 : 0;
211
+ if (val & PCF2127_BIT_CTRL3_BLF)
212
+ touser |= RTC_VL_BACKUP_LOW;
165213
166
- if (copy_to_user((void __user *)arg, &touser, sizeof(int)))
167
- return -EFAULT;
168
- return 0;
214
+ if (val & PCF2127_BIT_CTRL3_BF)
215
+ touser |= RTC_VL_BACKUP_SWITCH;
216
+
217
+ return put_user(touser, (unsigned int __user *)arg);
218
+
219
+ case RTC_VL_CLR:
220
+ return regmap_update_bits(pcf2127->regmap, PCF2127_REG_CTRL3,
221
+ PCF2127_BIT_CTRL3_BF, 0);
222
+
169223 default:
170224 return -ENOIOCTLCMD;
171225 }
172226 }
173
-#else
174
-#define pcf2127_rtc_ioctl NULL
175
-#endif
176227
177228 static const struct rtc_class_ops pcf2127_rtc_ops = {
178229 .ioctl = pcf2127_rtc_ioctl,
....@@ -187,15 +238,13 @@
187238 int ret;
188239 unsigned char offsetbuf[] = { offset >> 8, offset };
189240
190
- ret = regmap_bulk_write(pcf2127->regmap, PCF2127_REG_RAM_addr_MSB,
241
+ ret = regmap_bulk_write(pcf2127->regmap, PCF2127_REG_RAM_ADDR_MSB,
191242 offsetbuf, 2);
192243 if (ret)
193244 return ret;
194245
195
- ret = regmap_bulk_read(pcf2127->regmap, PCF2127_REG_RAM_rd_cmd,
196
- val, bytes);
197
-
198
- return ret ?: bytes;
246
+ return regmap_bulk_read(pcf2127->regmap, PCF2127_REG_RAM_RD_CMD,
247
+ val, bytes);
199248 }
200249
201250 static int pcf2127_nvmem_write(void *priv, unsigned int offset,
....@@ -205,19 +254,314 @@
205254 int ret;
206255 unsigned char offsetbuf[] = { offset >> 8, offset };
207256
208
- ret = regmap_bulk_write(pcf2127->regmap, PCF2127_REG_RAM_addr_MSB,
257
+ ret = regmap_bulk_write(pcf2127->regmap, PCF2127_REG_RAM_ADDR_MSB,
209258 offsetbuf, 2);
210259 if (ret)
211260 return ret;
212261
213
- ret = regmap_bulk_write(pcf2127->regmap, PCF2127_REG_RAM_wrt_cmd,
214
- val, bytes);
215
-
216
- return ret ?: bytes;
262
+ return regmap_bulk_write(pcf2127->regmap, PCF2127_REG_RAM_WRT_CMD,
263
+ val, bytes);
217264 }
218265
266
+/* watchdog driver */
267
+
268
+static int pcf2127_wdt_ping(struct watchdog_device *wdd)
269
+{
270
+ struct pcf2127 *pcf2127 = watchdog_get_drvdata(wdd);
271
+
272
+ return regmap_write(pcf2127->regmap, PCF2127_REG_WD_VAL, wdd->timeout);
273
+}
274
+
275
+/*
276
+ * Restart watchdog timer if feature is active.
277
+ *
278
+ * Note: Reading CTRL2 register causes watchdog to stop which is unfortunate,
279
+ * since register also contain control/status flags for other features.
280
+ * Always call this function after reading CTRL2 register.
281
+ */
282
+static int pcf2127_wdt_active_ping(struct watchdog_device *wdd)
283
+{
284
+ int ret = 0;
285
+
286
+ if (watchdog_active(wdd)) {
287
+ ret = pcf2127_wdt_ping(wdd);
288
+ if (ret)
289
+ dev_err(wdd->parent,
290
+ "%s: watchdog restart failed, ret=%d\n",
291
+ __func__, ret);
292
+ }
293
+
294
+ return ret;
295
+}
296
+
297
+static int pcf2127_wdt_start(struct watchdog_device *wdd)
298
+{
299
+ return pcf2127_wdt_ping(wdd);
300
+}
301
+
302
+static int pcf2127_wdt_stop(struct watchdog_device *wdd)
303
+{
304
+ struct pcf2127 *pcf2127 = watchdog_get_drvdata(wdd);
305
+
306
+ return regmap_write(pcf2127->regmap, PCF2127_REG_WD_VAL,
307
+ PCF2127_WD_VAL_STOP);
308
+}
309
+
310
+static int pcf2127_wdt_set_timeout(struct watchdog_device *wdd,
311
+ unsigned int new_timeout)
312
+{
313
+ dev_dbg(wdd->parent, "new watchdog timeout: %is (old: %is)\n",
314
+ new_timeout, wdd->timeout);
315
+
316
+ wdd->timeout = new_timeout;
317
+
318
+ return pcf2127_wdt_active_ping(wdd);
319
+}
320
+
321
+static const struct watchdog_info pcf2127_wdt_info = {
322
+ .identity = "NXP PCF2127/PCF2129 Watchdog",
323
+ .options = WDIOF_KEEPALIVEPING | WDIOF_SETTIMEOUT,
324
+};
325
+
326
+static const struct watchdog_ops pcf2127_watchdog_ops = {
327
+ .owner = THIS_MODULE,
328
+ .start = pcf2127_wdt_start,
329
+ .stop = pcf2127_wdt_stop,
330
+ .ping = pcf2127_wdt_ping,
331
+ .set_timeout = pcf2127_wdt_set_timeout,
332
+};
333
+
334
+static int pcf2127_watchdog_init(struct device *dev, struct pcf2127 *pcf2127)
335
+{
336
+ u32 wdd_timeout;
337
+ int ret;
338
+
339
+ if (!IS_ENABLED(CONFIG_WATCHDOG) ||
340
+ !device_property_read_bool(dev, "reset-source"))
341
+ return 0;
342
+
343
+ pcf2127->wdd.parent = dev;
344
+ pcf2127->wdd.info = &pcf2127_wdt_info;
345
+ pcf2127->wdd.ops = &pcf2127_watchdog_ops;
346
+ pcf2127->wdd.min_timeout = PCF2127_WD_VAL_MIN;
347
+ pcf2127->wdd.max_timeout = PCF2127_WD_VAL_MAX;
348
+ pcf2127->wdd.timeout = PCF2127_WD_VAL_DEFAULT;
349
+ pcf2127->wdd.min_hw_heartbeat_ms = 500;
350
+ pcf2127->wdd.status = WATCHDOG_NOWAYOUT_INIT_STATUS;
351
+
352
+ watchdog_set_drvdata(&pcf2127->wdd, pcf2127);
353
+
354
+ /* Test if watchdog timer is started by bootloader */
355
+ ret = regmap_read(pcf2127->regmap, PCF2127_REG_WD_VAL, &wdd_timeout);
356
+ if (ret)
357
+ return ret;
358
+
359
+ if (wdd_timeout)
360
+ set_bit(WDOG_HW_RUNNING, &pcf2127->wdd.status);
361
+
362
+ return devm_watchdog_register_device(dev, &pcf2127->wdd);
363
+}
364
+
365
+/* Alarm */
366
+static int pcf2127_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alrm)
367
+{
368
+ struct pcf2127 *pcf2127 = dev_get_drvdata(dev);
369
+ u8 buf[5];
370
+ unsigned int ctrl2;
371
+ int ret;
372
+
373
+ ret = regmap_read(pcf2127->regmap, PCF2127_REG_CTRL2, &ctrl2);
374
+ if (ret)
375
+ return ret;
376
+
377
+ ret = pcf2127_wdt_active_ping(&pcf2127->wdd);
378
+ if (ret)
379
+ return ret;
380
+
381
+ ret = regmap_bulk_read(pcf2127->regmap, PCF2127_REG_ALARM_SC, buf,
382
+ sizeof(buf));
383
+ if (ret)
384
+ return ret;
385
+
386
+ alrm->enabled = ctrl2 & PCF2127_BIT_CTRL2_AIE;
387
+ alrm->pending = ctrl2 & PCF2127_BIT_CTRL2_AF;
388
+
389
+ alrm->time.tm_sec = bcd2bin(buf[0] & 0x7F);
390
+ alrm->time.tm_min = bcd2bin(buf[1] & 0x7F);
391
+ alrm->time.tm_hour = bcd2bin(buf[2] & 0x3F);
392
+ alrm->time.tm_mday = bcd2bin(buf[3] & 0x3F);
393
+
394
+ return 0;
395
+}
396
+
397
+static int pcf2127_rtc_alarm_irq_enable(struct device *dev, u32 enable)
398
+{
399
+ struct pcf2127 *pcf2127 = dev_get_drvdata(dev);
400
+ int ret;
401
+
402
+ ret = regmap_update_bits(pcf2127->regmap, PCF2127_REG_CTRL2,
403
+ PCF2127_BIT_CTRL2_AIE,
404
+ enable ? PCF2127_BIT_CTRL2_AIE : 0);
405
+ if (ret)
406
+ return ret;
407
+
408
+ return pcf2127_wdt_active_ping(&pcf2127->wdd);
409
+}
410
+
411
+static int pcf2127_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alrm)
412
+{
413
+ struct pcf2127 *pcf2127 = dev_get_drvdata(dev);
414
+ uint8_t buf[5];
415
+ int ret;
416
+
417
+ ret = regmap_update_bits(pcf2127->regmap, PCF2127_REG_CTRL2,
418
+ PCF2127_BIT_CTRL2_AF, 0);
419
+ if (ret)
420
+ return ret;
421
+
422
+ ret = pcf2127_wdt_active_ping(&pcf2127->wdd);
423
+ if (ret)
424
+ return ret;
425
+
426
+ buf[0] = bin2bcd(alrm->time.tm_sec);
427
+ buf[1] = bin2bcd(alrm->time.tm_min);
428
+ buf[2] = bin2bcd(alrm->time.tm_hour);
429
+ buf[3] = bin2bcd(alrm->time.tm_mday);
430
+ buf[4] = PCF2127_BIT_ALARM_AE; /* Do not match on week day */
431
+
432
+ ret = regmap_bulk_write(pcf2127->regmap, PCF2127_REG_ALARM_SC, buf,
433
+ sizeof(buf));
434
+ if (ret)
435
+ return ret;
436
+
437
+ return pcf2127_rtc_alarm_irq_enable(dev, alrm->enabled);
438
+}
439
+
440
+static irqreturn_t pcf2127_rtc_irq(int irq, void *dev)
441
+{
442
+ struct pcf2127 *pcf2127 = dev_get_drvdata(dev);
443
+ unsigned int ctrl2 = 0;
444
+ int ret = 0;
445
+
446
+ ret = regmap_read(pcf2127->regmap, PCF2127_REG_CTRL2, &ctrl2);
447
+ if (ret)
448
+ return IRQ_NONE;
449
+
450
+ if (!(ctrl2 & PCF2127_BIT_CTRL2_AF))
451
+ return IRQ_NONE;
452
+
453
+ regmap_write(pcf2127->regmap, PCF2127_REG_CTRL2,
454
+ ctrl2 & ~(PCF2127_BIT_CTRL2_AF | PCF2127_BIT_CTRL2_WDTF));
455
+
456
+ rtc_update_irq(pcf2127->rtc, 1, RTC_IRQF | RTC_AF);
457
+
458
+ pcf2127_wdt_active_ping(&pcf2127->wdd);
459
+
460
+ return IRQ_HANDLED;
461
+}
462
+
463
+static const struct rtc_class_ops pcf2127_rtc_alrm_ops = {
464
+ .ioctl = pcf2127_rtc_ioctl,
465
+ .read_time = pcf2127_rtc_read_time,
466
+ .set_time = pcf2127_rtc_set_time,
467
+ .read_alarm = pcf2127_rtc_read_alarm,
468
+ .set_alarm = pcf2127_rtc_set_alarm,
469
+ .alarm_irq_enable = pcf2127_rtc_alarm_irq_enable,
470
+};
471
+
472
+/* sysfs interface */
473
+
474
+static ssize_t timestamp0_store(struct device *dev,
475
+ struct device_attribute *attr,
476
+ const char *buf, size_t count)
477
+{
478
+ struct pcf2127 *pcf2127 = dev_get_drvdata(dev->parent);
479
+ int ret;
480
+
481
+ ret = regmap_update_bits(pcf2127->regmap, PCF2127_REG_CTRL1,
482
+ PCF2127_BIT_CTRL1_TSF1, 0);
483
+ if (ret) {
484
+ dev_err(dev, "%s: update ctrl1 ret=%d\n", __func__, ret);
485
+ return ret;
486
+ }
487
+
488
+ ret = regmap_update_bits(pcf2127->regmap, PCF2127_REG_CTRL2,
489
+ PCF2127_BIT_CTRL2_TSF2, 0);
490
+ if (ret) {
491
+ dev_err(dev, "%s: update ctrl2 ret=%d\n", __func__, ret);
492
+ return ret;
493
+ }
494
+
495
+ ret = pcf2127_wdt_active_ping(&pcf2127->wdd);
496
+ if (ret)
497
+ return ret;
498
+
499
+ return count;
500
+};
501
+
502
+static ssize_t timestamp0_show(struct device *dev,
503
+ struct device_attribute *attr, char *buf)
504
+{
505
+ struct pcf2127 *pcf2127 = dev_get_drvdata(dev->parent);
506
+ struct rtc_time tm;
507
+ int ret;
508
+ unsigned char data[25];
509
+
510
+ ret = regmap_bulk_read(pcf2127->regmap, PCF2127_REG_CTRL1, data,
511
+ sizeof(data));
512
+ if (ret) {
513
+ dev_err(dev, "%s: read error ret=%d\n", __func__, ret);
514
+ return ret;
515
+ }
516
+
517
+ dev_dbg(dev,
518
+ "%s: raw data is cr1=%02x, cr2=%02x, cr3=%02x, ts_sc=%02x, "
519
+ "ts_mn=%02x, ts_hr=%02x, ts_dm=%02x, ts_mo=%02x, ts_yr=%02x\n",
520
+ __func__, data[PCF2127_REG_CTRL1], data[PCF2127_REG_CTRL2],
521
+ data[PCF2127_REG_CTRL3], data[PCF2127_REG_TS_SC],
522
+ data[PCF2127_REG_TS_MN], data[PCF2127_REG_TS_HR],
523
+ data[PCF2127_REG_TS_DM], data[PCF2127_REG_TS_MO],
524
+ data[PCF2127_REG_TS_YR]);
525
+
526
+ ret = pcf2127_wdt_active_ping(&pcf2127->wdd);
527
+ if (ret)
528
+ return ret;
529
+
530
+ if (!(data[PCF2127_REG_CTRL1] & PCF2127_BIT_CTRL1_TSF1) &&
531
+ !(data[PCF2127_REG_CTRL2] & PCF2127_BIT_CTRL2_TSF2))
532
+ return 0;
533
+
534
+ tm.tm_sec = bcd2bin(data[PCF2127_REG_TS_SC] & 0x7F);
535
+ tm.tm_min = bcd2bin(data[PCF2127_REG_TS_MN] & 0x7F);
536
+ tm.tm_hour = bcd2bin(data[PCF2127_REG_TS_HR] & 0x3F);
537
+ tm.tm_mday = bcd2bin(data[PCF2127_REG_TS_DM] & 0x3F);
538
+ /* TS_MO register (month) value range: 1-12 */
539
+ tm.tm_mon = bcd2bin(data[PCF2127_REG_TS_MO] & 0x1F) - 1;
540
+ tm.tm_year = bcd2bin(data[PCF2127_REG_TS_YR]);
541
+ if (tm.tm_year < 70)
542
+ tm.tm_year += 100; /* assume we are in 1970...2069 */
543
+
544
+ ret = rtc_valid_tm(&tm);
545
+ if (ret)
546
+ return ret;
547
+
548
+ return sprintf(buf, "%llu\n",
549
+ (unsigned long long)rtc_tm_to_time64(&tm));
550
+};
551
+
552
+static DEVICE_ATTR_RW(timestamp0);
553
+
554
+static struct attribute *pcf2127_attrs[] = {
555
+ &dev_attr_timestamp0.attr,
556
+ NULL
557
+};
558
+
559
+static const struct attribute_group pcf2127_attr_group = {
560
+ .attrs = pcf2127_attrs,
561
+};
562
+
219563 static int pcf2127_probe(struct device *dev, struct regmap *regmap,
220
- const char *name, bool has_nvmem)
564
+ int alarm_irq, const char *name, bool has_nvmem)
221565 {
222566 struct pcf2127 *pcf2127;
223567 int ret = 0;
....@@ -232,10 +576,31 @@
232576
233577 dev_set_drvdata(dev, pcf2127);
234578
235
- pcf2127->rtc = devm_rtc_device_register(dev, name, &pcf2127_rtc_ops,
236
- THIS_MODULE);
579
+ pcf2127->rtc = devm_rtc_allocate_device(dev);
237580 if (IS_ERR(pcf2127->rtc))
238581 return PTR_ERR(pcf2127->rtc);
582
+
583
+ pcf2127->rtc->ops = &pcf2127_rtc_ops;
584
+ pcf2127->rtc->range_min = RTC_TIMESTAMP_BEGIN_2000;
585
+ pcf2127->rtc->range_max = RTC_TIMESTAMP_END_2099;
586
+ pcf2127->rtc->set_start_time = true; /* Sets actual start to 1970 */
587
+ pcf2127->rtc->uie_unsupported = 1;
588
+
589
+ if (alarm_irq > 0) {
590
+ ret = devm_request_threaded_irq(dev, alarm_irq, NULL,
591
+ pcf2127_rtc_irq,
592
+ IRQF_TRIGGER_LOW | IRQF_ONESHOT,
593
+ dev_name(dev), dev);
594
+ if (ret) {
595
+ dev_err(dev, "failed to request alarm irq\n");
596
+ return ret;
597
+ }
598
+ }
599
+
600
+ if (alarm_irq > 0 || device_property_read_bool(dev, "wakeup-source")) {
601
+ device_init_wakeup(dev, true);
602
+ pcf2127->rtc->ops = &pcf2127_rtc_alrm_ops;
603
+ }
239604
240605 if (has_nvmem) {
241606 struct nvmem_config nvmem_cfg = {
....@@ -248,13 +613,85 @@
248613 ret = rtc_nvmem_register(pcf2127->rtc, &nvmem_cfg);
249614 }
250615
251
- return ret;
616
+ /*
617
+ * Watchdog timer enabled and reset pin /RST activated when timed out.
618
+ * Select 1Hz clock source for watchdog timer.
619
+ * Note: Countdown timer disabled and not available.
620
+ */
621
+ ret = regmap_update_bits(pcf2127->regmap, PCF2127_REG_WD_CTL,
622
+ PCF2127_BIT_WD_CTL_CD1 |
623
+ PCF2127_BIT_WD_CTL_CD0 |
624
+ PCF2127_BIT_WD_CTL_TF1 |
625
+ PCF2127_BIT_WD_CTL_TF0,
626
+ PCF2127_BIT_WD_CTL_CD1 |
627
+ PCF2127_BIT_WD_CTL_CD0 |
628
+ PCF2127_BIT_WD_CTL_TF1);
629
+ if (ret) {
630
+ dev_err(dev, "%s: watchdog config (wd_ctl) failed\n", __func__);
631
+ return ret;
632
+ }
633
+
634
+ pcf2127_watchdog_init(dev, pcf2127);
635
+
636
+ /*
637
+ * Disable battery low/switch-over timestamp and interrupts.
638
+ * Clear battery interrupt flags which can block new trigger events.
639
+ * Note: This is the default chip behaviour but added to ensure
640
+ * correct tamper timestamp and interrupt function.
641
+ */
642
+ ret = regmap_update_bits(pcf2127->regmap, PCF2127_REG_CTRL3,
643
+ PCF2127_BIT_CTRL3_BTSE |
644
+ PCF2127_BIT_CTRL3_BIE |
645
+ PCF2127_BIT_CTRL3_BLIE, 0);
646
+ if (ret) {
647
+ dev_err(dev, "%s: interrupt config (ctrl3) failed\n",
648
+ __func__);
649
+ return ret;
650
+ }
651
+
652
+ /*
653
+ * Enable timestamp function and store timestamp of first trigger
654
+ * event until TSF1 and TFS2 interrupt flags are cleared.
655
+ */
656
+ ret = regmap_update_bits(pcf2127->regmap, PCF2127_REG_TS_CTRL,
657
+ PCF2127_BIT_TS_CTRL_TSOFF |
658
+ PCF2127_BIT_TS_CTRL_TSM,
659
+ PCF2127_BIT_TS_CTRL_TSM);
660
+ if (ret) {
661
+ dev_err(dev, "%s: tamper detection config (ts_ctrl) failed\n",
662
+ __func__);
663
+ return ret;
664
+ }
665
+
666
+ /*
667
+ * Enable interrupt generation when TSF1 or TSF2 timestamp flags
668
+ * are set. Interrupt signal is an open-drain output and can be
669
+ * left floating if unused.
670
+ */
671
+ ret = regmap_update_bits(pcf2127->regmap, PCF2127_REG_CTRL2,
672
+ PCF2127_BIT_CTRL2_TSIE,
673
+ PCF2127_BIT_CTRL2_TSIE);
674
+ if (ret) {
675
+ dev_err(dev, "%s: tamper detection config (ctrl2) failed\n",
676
+ __func__);
677
+ return ret;
678
+ }
679
+
680
+ ret = rtc_add_group(pcf2127->rtc, &pcf2127_attr_group);
681
+ if (ret) {
682
+ dev_err(dev, "%s: tamper sysfs registering failed\n",
683
+ __func__);
684
+ return ret;
685
+ }
686
+
687
+ return rtc_register_device(pcf2127->rtc);
252688 }
253689
254690 #ifdef CONFIG_OF
255691 static const struct of_device_id pcf2127_of_match[] = {
256692 { .compatible = "nxp,pcf2127" },
257693 { .compatible = "nxp,pcf2129" },
694
+ { .compatible = "nxp,pca2129" },
258695 {}
259696 };
260697 MODULE_DEVICE_TABLE(of, pcf2127_of_match);
....@@ -345,6 +782,7 @@
345782 static const struct regmap_config config = {
346783 .reg_bits = 8,
347784 .val_bits = 8,
785
+ .max_register = 0x1d,
348786 };
349787
350788 if (!i2c_check_functionality(client->adapter, I2C_FUNC_I2C))
....@@ -358,13 +796,14 @@
358796 return PTR_ERR(regmap);
359797 }
360798
361
- return pcf2127_probe(&client->dev, regmap,
799
+ return pcf2127_probe(&client->dev, regmap, client->irq,
362800 pcf2127_i2c_driver.driver.name, id->driver_data);
363801 }
364802
365803 static const struct i2c_device_id pcf2127_i2c_id[] = {
366804 { "pcf2127", 1 },
367805 { "pcf2129", 0 },
806
+ { "pca2129", 0 },
368807 { }
369808 };
370809 MODULE_DEVICE_TABLE(i2c, pcf2127_i2c_id);
....@@ -412,6 +851,7 @@
412851 .val_bits = 8,
413852 .read_flag_mask = 0xa0,
414853 .write_flag_mask = 0x20,
854
+ .max_register = 0x1d,
415855 };
416856 struct regmap *regmap;
417857
....@@ -422,13 +862,15 @@
422862 return PTR_ERR(regmap);
423863 }
424864
425
- return pcf2127_probe(&spi->dev, regmap, pcf2127_spi_driver.driver.name,
865
+ return pcf2127_probe(&spi->dev, regmap, spi->irq,
866
+ pcf2127_spi_driver.driver.name,
426867 spi_get_device_id(spi)->driver_data);
427868 }
428869
429870 static const struct spi_device_id pcf2127_spi_id[] = {
430871 { "pcf2127", 1 },
431872 { "pcf2129", 0 },
873
+ { "pca2129", 0 },
432874 { }
433875 };
434876 MODULE_DEVICE_TABLE(spi, pcf2127_spi_id);