.. | .. |
---|
2 | 2 | /* |
---|
3 | 3 | * dts file for Xilinx ZynqMP zc1751-xm016-dc2 |
---|
4 | 4 | * |
---|
5 | | - * (C) Copyright 2015 - 2018, Xilinx, Inc. |
---|
| 5 | + * (C) Copyright 2015 - 2019, Xilinx, Inc. |
---|
6 | 6 | * |
---|
7 | 7 | * Michal Simek <michal.simek@xilinx.com> |
---|
8 | 8 | */ |
---|
.. | .. |
---|
10 | 10 | /dts-v1/; |
---|
11 | 11 | |
---|
12 | 12 | #include "zynqmp.dtsi" |
---|
13 | | -#include "zynqmp-clk.dtsi" |
---|
| 13 | +#include "zynqmp-clk-ccf.dtsi" |
---|
14 | 14 | #include <dt-bindings/gpio/gpio.h> |
---|
15 | 15 | |
---|
16 | 16 | / { |
---|
.. | .. |
---|
84 | 84 | status = "okay"; |
---|
85 | 85 | phy-handle = <&phy0>; |
---|
86 | 86 | phy-mode = "rgmii-id"; |
---|
87 | | - phy0: phy@5 { |
---|
| 87 | + phy0: ethernet-phy@5 { |
---|
88 | 88 | reg = <5>; |
---|
89 | 89 | ti,rx-internal-delay = <0x8>; |
---|
90 | 90 | ti,tx-internal-delay = <0xa>; |
---|
91 | 91 | ti,fifo-depth = <0x1>; |
---|
| 92 | + ti,dp83867-rxctrl-strap-quirk; |
---|
92 | 93 | }; |
---|
93 | 94 | }; |
---|
94 | 95 | |
---|
.. | .. |
---|
122 | 123 | status = "okay"; |
---|
123 | 124 | num-cs = <1>; |
---|
124 | 125 | |
---|
125 | | - spi0_flash0: flash0@0 { |
---|
| 126 | + spi0_flash0: flash@0 { |
---|
126 | 127 | #address-cells = <1>; |
---|
127 | 128 | #size-cells = <1>; |
---|
128 | 129 | compatible = "sst,sst25wf080", "jedec,spi-nor"; |
---|
.. | .. |
---|
140 | 141 | status = "okay"; |
---|
141 | 142 | num-cs = <1>; |
---|
142 | 143 | |
---|
143 | | - spi1_flash0: flash0@0 { |
---|
| 144 | + spi1_flash0: flash@0 { |
---|
144 | 145 | #address-cells = <1>; |
---|
145 | 146 | #size-cells = <1>; |
---|
146 | 147 | compatible = "atmel,at45db041e", "atmel,at45", "atmel,dataflash"; |
---|
.. | .. |
---|
157 | 158 | /* ULPI SMSC USB3320 */ |
---|
158 | 159 | &usb1 { |
---|
159 | 160 | status = "okay"; |
---|
| 161 | + dr_mode = "host"; |
---|
160 | 162 | }; |
---|
161 | 163 | |
---|
162 | 164 | &uart0 { |
---|