1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
| /** @file
| Provide TempRamInitParams data.
|
| Copyright (c) 2020 - 2021, Intel Corporation. All rights reserved.<BR>
| SPDX-License-Identifier: BSD-2-Clause-Patent
|
| **/
|
| #include <Library/PcdLib.h>
| #include <FspEas.h>
| #include <FsptUpd.h>
|
| #pragma pack(1)
|
| GLOBAL_REMOVE_IF_UNREFERENCED CONST FSPT_UPD FsptUpdDataPtr = {
| // FSP_UPD_HEADER
| {
| FSPT_UPD_SIGNATURE,
| 0x00,
| { 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
| 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
| 0x00, 0x00, 0x00
| }
| },
| // FSPT_CORE_UPD
| {
| FixedPcdGet32 (PcdFlashFvMicrocodeBase) + FixedPcdGet32 (PcdMicrocodeOffsetInFv),
| FixedPcdGet32 (PcdFlashFvMicrocodeSize) - FixedPcdGet32 (PcdMicrocodeOffsetInFv),
| 0, // Set CodeRegionBase as 0, so that caching will be 4GB-(CodeRegionSize > LLCSize ? LLCSize : CodeRegionSize) will be used.
| FixedPcdGet32 (PcdFlashCodeCacheSize),
| { 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
| 0x00, 0x00, 0x00, 0x00, 0x00, 0x00
| }
| },
| // FSP_T_CONFIG
| {
| FixedPcdGet8 (PcdSerialIoUartDebugEnable),
| FixedPcdGet8 (PcdSerialIoUartNumber),
| 0,
| 0,
| FixedPcdGet32 (PcdSerialClockRate),
| FixedPcdGet64 (PcdPciExpressBaseAddress),
| FixedPcdGet32 (PcdPciExpressRegionLength),
| { 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
| 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
| 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
| 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
| 0x00, 0x00, 0x00, 0x00
| }
| },
| // UpdTerminator
| 0x55AA
| };
| #pragma pack()
|
|
|