1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
| // SPDX-License-Identifier: GPL-2.0+
| /*
| * Copyright (C) 2012 Altera Corporation <www.altera.com>
| */
|
| /dts-v1/;
| /* First 4KB has trampoline code for secondary cores. */
| /memreserve/ 0x00000000 0x0001000;
| #include "socfpga.dtsi"
|
| / {
| soc {
| clkmgr@ffd04000 {
| clocks {
| osc1 {
| clock-frequency = <25000000>;
| };
| };
| };
|
| mmc0: dwmmc0@ff704000 {
| broken-cd;
| bus-width = <4>;
| cap-mmc-highspeed;
| cap-sd-highspeed;
| };
|
| sysmgr@ffd08000 {
| cpu1-start-addr = <0xffd080c4>;
| };
| };
| };
|
| &watchdog0 {
| status = "okay";
| };
|
|