hc
2024-12-19 9370bb92b2d16684ee45cf24e879c93c509162da
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
// SPDX-License-Identifier: GPL-2.0
/*
 * Renesas R-Car V3H System Controller
 *
 * Copyright (C) 2018 Renesas Electronics Corp.
 * Copyright (C) 2018 Cogent Embedded, Inc.
 */
 
#include <linux/bits.h>
#include <linux/kernel.h>
 
#include <dt-bindings/power/r8a77980-sysc.h>
 
#include "rcar-sysc.h"
 
static const struct rcar_sysc_area r8a77980_areas[] __initconst = {
   { "always-on",        0, 0, R8A77980_PD_ALWAYS_ON, -1, PD_ALWAYS_ON },
   { "ca53-scu",    0x140, 0, R8A77980_PD_CA53_SCU,    R8A77980_PD_ALWAYS_ON,
     PD_SCU },
   { "ca53-cpu0",    0x200, 0, R8A77980_PD_CA53_CPU0, R8A77980_PD_CA53_SCU,
     PD_CPU_NOCR },
   { "ca53-cpu1",    0x200, 1, R8A77980_PD_CA53_CPU1, R8A77980_PD_CA53_SCU,
     PD_CPU_NOCR },
   { "ca53-cpu2",    0x200, 2, R8A77980_PD_CA53_CPU2, R8A77980_PD_CA53_SCU,
     PD_CPU_NOCR },
   { "ca53-cpu3",    0x200, 3, R8A77980_PD_CA53_CPU3, R8A77980_PD_CA53_SCU,
     PD_CPU_NOCR },
   { "cr7",    0x240, 0, R8A77980_PD_CR7,    R8A77980_PD_ALWAYS_ON },
   { "a3ir",    0x180, 0, R8A77980_PD_A3IR,    R8A77980_PD_ALWAYS_ON },
   { "a2ir0",    0x400, 0, R8A77980_PD_A2IR0,    R8A77980_PD_A3IR },
   { "a2ir1",    0x400, 1, R8A77980_PD_A2IR1,    R8A77980_PD_A3IR },
   { "a2ir2",    0x400, 2, R8A77980_PD_A2IR2,    R8A77980_PD_A3IR },
   { "a2ir3",    0x400, 3, R8A77980_PD_A2IR3,    R8A77980_PD_A3IR },
   { "a2ir4",    0x400, 4, R8A77980_PD_A2IR4,    R8A77980_PD_A3IR },
   { "a2ir5",    0x400, 5, R8A77980_PD_A2IR5,    R8A77980_PD_A3IR },
   { "a2sc0",    0x400, 6, R8A77980_PD_A2SC0,    R8A77980_PD_A3IR },
   { "a2sc1",    0x400, 7, R8A77980_PD_A2SC1,    R8A77980_PD_A3IR },
   { "a2sc2",    0x400, 8, R8A77980_PD_A2SC2,    R8A77980_PD_A3IR },
   { "a2sc3",    0x400, 9, R8A77980_PD_A2SC3,    R8A77980_PD_A3IR },
   { "a2sc4",    0x400, 10, R8A77980_PD_A2SC4,    R8A77980_PD_A3IR },
   { "a2dp0",    0x400, 11, R8A77980_PD_A2DP0,    R8A77980_PD_A3IR },
   { "a2dp1",    0x400, 12, R8A77980_PD_A2DP1,    R8A77980_PD_A3IR },
   { "a2cn",    0x400, 13, R8A77980_PD_A2CN,    R8A77980_PD_A3IR },
   { "a3vip0",    0x2c0, 0, R8A77980_PD_A3VIP0,    R8A77980_PD_ALWAYS_ON },
   { "a3vip1",    0x300, 0, R8A77980_PD_A3VIP1,    R8A77980_PD_ALWAYS_ON },
   { "a3vip2",    0x280, 0, R8A77980_PD_A3VIP2,    R8A77980_PD_ALWAYS_ON },
};
 
const struct rcar_sysc_info r8a77980_sysc_info __initconst = {
   .areas = r8a77980_areas,
   .num_areas = ARRAY_SIZE(r8a77980_areas),
   .extmask_offs = 0x138,
   .extmask_val = BIT(0),
};