1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
| /*
| * Copyright (C) 2014 Texas Instruments Incorporated - http://www.ti.com/
| *
| * This program is free software; you can redistribute it and/or modify
| * it under the terms of the GNU General Public License version 2 as
| * published by the Free Software Foundation.
| * Based on "omap4.dtsi"
| */
|
| #include "dra7.dtsi"
|
| / {
| compatible = "ti,dra722", "ti,dra72", "ti,dra7";
|
| cpus {
| #address-cells = <1>;
| #size-cells = <0>;
|
| cpu0: cpu@0 {
| device_type = "cpu";
| compatible = "arm,cortex-a15";
| reg = <0>;
|
| /* cooling options */
| cooling-min-level = <0>;
| cooling-max-level = <2>;
| #cooling-cells = <2>; /* min followed by max */
| };
| };
|
| pmu {
| compatible = "arm,cortex-a15-pmu";
| interrupt-parent = <&wakeupgen>;
| interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>;
| };
| };
|
| &dss {
| reg = <0x58000000 0x80>,
| <0x58004054 0x4>,
| <0x58004300 0x20>;
| reg-names = "dss", "pll1_clkctrl", "pll1";
|
| clocks = <&dss_dss_clk>,
| <&dss_video1_clk>;
| clock-names = "fck", "video1_clk";
| };
|
|