1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
| /* SPDX-License-Identifier: GPL-2.0 */
| /*
| * Copyright 2013-2016 Freescale Semiconductor Inc.
| * Copyright 2016-2018 NXP
| */
|
| #ifndef __FSL_DPRTC_H
| #define __FSL_DPRTC_H
|
| /* Data Path Real Time Counter API
| * Contains initialization APIs and runtime control APIs for RTC
| */
|
| struct fsl_mc_io;
|
| /**
| * Number of irq's
| */
| #define DPRTC_MAX_IRQ_NUM 1
| #define DPRTC_IRQ_INDEX 0
|
| #define DPRTC_EVENT_PPS 0x08000000
| #define DPRTC_EVENT_ETS1 0x00800000
| #define DPRTC_EVENT_ETS2 0x00400000
|
| int dprtc_open(struct fsl_mc_io *mc_io,
| u32 cmd_flags,
| int dprtc_id,
| u16 *token);
|
| int dprtc_close(struct fsl_mc_io *mc_io,
| u32 cmd_flags,
| u16 token);
|
| int dprtc_set_irq_enable(struct fsl_mc_io *mc_io,
| u32 cmd_flags,
| u16 token,
| u8 irq_index,
| u8 en);
|
| int dprtc_get_irq_enable(struct fsl_mc_io *mc_io,
| u32 cmd_flags,
| u16 token,
| u8 irq_index,
| u8 *en);
|
| int dprtc_set_irq_mask(struct fsl_mc_io *mc_io,
| u32 cmd_flags,
| u16 token,
| u8 irq_index,
| u32 mask);
|
| int dprtc_get_irq_mask(struct fsl_mc_io *mc_io,
| u32 cmd_flags,
| u16 token,
| u8 irq_index,
| u32 *mask);
|
| int dprtc_get_irq_status(struct fsl_mc_io *mc_io,
| u32 cmd_flags,
| u16 token,
| u8 irq_index,
| u32 *status);
|
| int dprtc_clear_irq_status(struct fsl_mc_io *mc_io,
| u32 cmd_flags,
| u16 token,
| u8 irq_index,
| u32 status);
|
| #endif /* __FSL_DPRTC_H */
|
|