/* SPDX-License-Identifier: GPL-2.0 */ 
 | 
#ifndef _ASM_X86_QSPINLOCK_H 
 | 
#define _ASM_X86_QSPINLOCK_H 
 | 
  
 | 
#include <linux/jump_label.h> 
 | 
#include <asm/cpufeature.h> 
 | 
#include <asm-generic/qspinlock_types.h> 
 | 
#include <asm/paravirt.h> 
 | 
#include <asm/rmwcc.h> 
 | 
  
 | 
#define _Q_PENDING_LOOPS    (1 << 9) 
 | 
  
 | 
#define queued_fetch_set_pending_acquire queued_fetch_set_pending_acquire 
 | 
static __always_inline u32 queued_fetch_set_pending_acquire(struct qspinlock *lock) 
 | 
{ 
 | 
    u32 val; 
 | 
  
 | 
    /* 
 | 
     * We can't use GEN_BINARY_RMWcc() inside an if() stmt because asm goto 
 | 
     * and CONFIG_PROFILE_ALL_BRANCHES=y results in a label inside a 
 | 
     * statement expression, which GCC doesn't like. 
 | 
     */ 
 | 
    val = GEN_BINARY_RMWcc(LOCK_PREFIX "btsl", lock->val.counter, c, 
 | 
                   "I", _Q_PENDING_OFFSET) * _Q_PENDING_VAL; 
 | 
    val |= atomic_read(&lock->val) & ~_Q_PENDING_MASK; 
 | 
  
 | 
    return val; 
 | 
} 
 | 
  
 | 
#ifdef CONFIG_PARAVIRT_SPINLOCKS 
 | 
extern void native_queued_spin_lock_slowpath(struct qspinlock *lock, u32 val); 
 | 
extern void __pv_init_lock_hash(void); 
 | 
extern void __pv_queued_spin_lock_slowpath(struct qspinlock *lock, u32 val); 
 | 
extern void __raw_callee_save___pv_queued_spin_unlock(struct qspinlock *lock); 
 | 
extern bool nopvspin; 
 | 
  
 | 
#define    queued_spin_unlock queued_spin_unlock 
 | 
/** 
 | 
 * queued_spin_unlock - release a queued spinlock 
 | 
 * @lock : Pointer to queued spinlock structure 
 | 
 * 
 | 
 * A smp_store_release() on the least-significant byte. 
 | 
 */ 
 | 
static inline void native_queued_spin_unlock(struct qspinlock *lock) 
 | 
{ 
 | 
    smp_store_release(&lock->locked, 0); 
 | 
} 
 | 
  
 | 
static inline void queued_spin_lock_slowpath(struct qspinlock *lock, u32 val) 
 | 
{ 
 | 
    pv_queued_spin_lock_slowpath(lock, val); 
 | 
} 
 | 
  
 | 
static inline void queued_spin_unlock(struct qspinlock *lock) 
 | 
{ 
 | 
    pv_queued_spin_unlock(lock); 
 | 
} 
 | 
  
 | 
#define vcpu_is_preempted vcpu_is_preempted 
 | 
static inline bool vcpu_is_preempted(long cpu) 
 | 
{ 
 | 
    return pv_vcpu_is_preempted(cpu); 
 | 
} 
 | 
#endif 
 | 
  
 | 
#ifdef CONFIG_PARAVIRT 
 | 
/* 
 | 
 * virt_spin_lock_key - enables (by default) the virt_spin_lock() hijack. 
 | 
 * 
 | 
 * Native (and PV wanting native due to vCPU pinning) should disable this key. 
 | 
 * It is done in this backwards fashion to only have a single direction change, 
 | 
 * which removes ordering between native_pv_spin_init() and HV setup. 
 | 
 */ 
 | 
DECLARE_STATIC_KEY_TRUE(virt_spin_lock_key); 
 | 
  
 | 
void native_pv_lock_init(void) __init; 
 | 
  
 | 
/* 
 | 
 * Shortcut for the queued_spin_lock_slowpath() function that allows 
 | 
 * virt to hijack it. 
 | 
 * 
 | 
 * Returns: 
 | 
 *   true - lock has been negotiated, all done; 
 | 
 *   false - queued_spin_lock_slowpath() will do its thing. 
 | 
 */ 
 | 
#define virt_spin_lock virt_spin_lock 
 | 
static inline bool virt_spin_lock(struct qspinlock *lock) 
 | 
{ 
 | 
    if (!static_branch_likely(&virt_spin_lock_key)) 
 | 
        return false; 
 | 
  
 | 
    /* 
 | 
     * On hypervisors without PARAVIRT_SPINLOCKS support we fall 
 | 
     * back to a Test-and-Set spinlock, because fair locks have 
 | 
     * horrible lock 'holder' preemption issues. 
 | 
     */ 
 | 
  
 | 
    do { 
 | 
        while (atomic_read(&lock->val) != 0) 
 | 
            cpu_relax(); 
 | 
    } while (atomic_cmpxchg(&lock->val, 0, _Q_LOCKED_VAL) != 0); 
 | 
  
 | 
    return true; 
 | 
} 
 | 
#else 
 | 
static inline void native_pv_lock_init(void) 
 | 
{ 
 | 
} 
 | 
#endif /* CONFIG_PARAVIRT */ 
 | 
  
 | 
#include <asm-generic/qspinlock.h> 
 | 
  
 | 
#endif /* _ASM_X86_QSPINLOCK_H */ 
 |