hc
2024-05-11 04dd17822334871b23ea2862f7798fb0e0007777
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
# SPDX-License-Identifier: GPL-2.0
%YAML 1.2
---
$id: http://devicetree.org/schemas/clock/allwinner,sun6i-a31-pll6-clk.yaml#
$schema: http://devicetree.org/meta-schemas/core.yaml#
 
title: Allwinner A31 Peripheral PLL Device Tree Bindings
 
maintainers:
  - Chen-Yu Tsai <wens@csie.org>
  - Maxime Ripard <mripard@kernel.org>
 
deprecated: true
 
properties:
  "#clock-cells":
    const: 1
    description: >
      The first output is the regular PLL output, the second is a PLL
      output at twice the rate.
 
  compatible:
    const: allwinner,sun6i-a31-pll6-clk
 
  reg:
    maxItems: 1
 
  clocks:
    maxItems: 1
 
  clock-output-names:
    maxItems: 2
 
required:
  - "#clock-cells"
  - compatible
  - reg
  - clocks
  - clock-output-names
 
additionalProperties: false
 
examples:
  - |
    clk@1c20028 {
        #clock-cells = <1>;
        compatible = "allwinner,sun6i-a31-pll6-clk";
        reg = <0x01c20028 0x4>;
        clocks = <&osc24M>;
        clock-output-names = "pll6", "pll6x2";
    };
 
...